5032 lines
300 KiB
Plaintext
5032 lines
300 KiB
Plaintext
#
|
||
# ===============================================================================
|
||
# Allegro PCB Router
|
||
# Copyright 1990-2010 Cadence Design Systems, Inc. All Rights Reserved.
|
||
# ===============================================================================
|
||
#
|
||
# Software licensed for sale by Cadence Design Systems, Inc.
|
||
# Current time = Mon Mar 09 12:46:17 2015
|
||
#
|
||
# Allegro PCB Router v16-6-112 made 2012/09/12 at 23:00:45
|
||
# Running on: qgpwindowsvb-pc, OS Version: WindowsNT 6.1.7601, Architecture: Intel Pentium II, III, or 4
|
||
# Licensing: The program will not obey any unlicensed rules
|
||
# No graphics will be displayed.
|
||
# Design Name C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Batch File Name: pasde.do
|
||
# Did File Name: C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical/specctra.did
|
||
# Current time = Mon Mar 09 12:46:18 2015
|
||
# PCB C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical
|
||
# Master Unit set up as: MIL 100
|
||
# PCB Limits xlo= 40.0000 ylo=-920.0000 xhi=16760.0000 yhi=16560.0000
|
||
# Total 222 Images Consolidated.
|
||
# Via VIA z=1, 2 xlo=-12.0000 ylo=-12.0000 xhi= 12.0000 yhi= 12.0000
|
||
#
|
||
# VIA TOP BOTTOM
|
||
#
|
||
# TOP ------ VIA
|
||
# BOTTOM VIA ------
|
||
#
|
||
# <<WARNING:>> The * character appears in a net name.
|
||
# * has been disabled as a wildcard character for nets.
|
||
# You can use the wildcard command to change the wildcard character.
|
||
# <<WARNING:>> Net GND is defined as a signal net and contains 436 pins.
|
||
# This is more pins than most signal nets contain.
|
||
# Please verify whether net GND should be a signal net or a power net.
|
||
# Note that a signal net will be routed as starburst or daisy chain.
|
||
# Wires Processed 728, Vias Processed 307
|
||
# Using colormap in design file.
|
||
# Layers Processed: Signal Layers 2
|
||
# Layers Processed: Power Layers 5
|
||
# Components Placed 881, Images Processed 268, Padstacks Processed 23
|
||
# Nets Processed 677, Net Terminals 3020
|
||
# PCB Area=231040000.000 EIC=240 Area/EIC=962666.667 SMDs=611
|
||
# Total Pin Count: 3371
|
||
# Signal Connections Created 1301
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Cpu Time = 0:00:00 Elapsed Time = 0:00:00
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1626
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 150, at vias 92 Total Vias 307
|
||
# Percent Connected 13.11
|
||
# Manhattan Length 5649836.4000 Horizontal 1759544.3700 Vertical 3890292.0300
|
||
# Routed Length 218791.0850 Horizontal 126076.8000 Vertical 110638.5000
|
||
# Ratio Actual / Manhattan 0.0387
|
||
# Unconnected Length 5463801.6000 Horizontal 1658153.0000 Vertical 3805648.6000
|
||
# Total Conflicts: 544 (Cross: 13, Clear: 531, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Cpu Time = 0:00:00 Elapsed Time = 0:00:01
|
||
# Loading Do File pasde.do ...
|
||
# Loading Do File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC_rules.do ...
|
||
# Nets UNNAMED_1_FRONTPORTS_I2_SYNCP and UNNAMED_1_FRONTPORTS_I2_SYNCN have been defined as a balanced pair.
|
||
# Nets CLK_BAD_P and CLK_BAD_N have been defined as a balanced pair.
|
||
# <<WARNING:>> Could not form pair of nets DEF_CLK_DIV8_P and DEF_CLK_DIV8_N.
|
||
# <<WARNING:>> Could not form pair of nets UNNAMED_1_FRONTPORTS_I2_MTCAM_4 and UNNAMED_1_FRONTPORTS_I2_MTCAM_3.
|
||
# <<WARNING:>> Could not form pair of nets UNNAMED_1_FRONTPORTS_I2_MTCAM_1 and UNNAMED_1_FRONTPORTS_I2_MTCAMIM.
|
||
# <<WARNING:>> Could not form pair of nets UNNAMED_1_FRONTPORTS_I2_RIBBO_3 and UNNAMED_1_FRONTPORTS_I2_RIBBO_2.
|
||
# Nets UNNAMED_1_MC10E116_I4_Q3_1 and UNNAMED_1_MC10E116_I4_Q3 have been defined as a balanced pair.
|
||
# <<WARNING:>> Could not form pair of nets DEF_CLK_DIV4_P and DEF_CLK_DIV4_N.
|
||
# Nets UNNAMED_1_CAENCOMS_I8_GT2P and GT2_N have been defined as a balanced pair.
|
||
# Nets UNNAMED_1_MC10E116_I4_Q2_1 and UNNAMED_1_MC10E116_I4_Q2 have been defined as a balanced pair.
|
||
# Nets UNNAMED_1_MC10E116_I3_Q3_1 and UNNAMED_1_MC10E116_I3_Q3 have been defined as a balanced pair.
|
||
# Nets UNNAMED_1_MC10E116_I4_Q1_1 and UNNAMED_1_MC10E116_I4_Q1 have been defined as a balanced pair.
|
||
# Nets UNNAMED_1_MC10E116_I3_Q2_1 and UNNAMED_1_MC10E116_I3_Q2 have been defined as a balanced pair.
|
||
# <<WARNING:>> Could not form pair of nets DEF_CLK_DIV2_P and DEF_CLK_DIV2_N.
|
||
# Nets UNNAMED_1_MC10E116_I4_Q0_1 and UNNAMED_1_MC10E116_I4_Q0 have been defined as a balanced pair.
|
||
# Nets UNNAMED_1_MC10E116_I3_Q1_1 and UNNAMED_1_MC10E116_I3_Q1 have been defined as a balanced pair.
|
||
# Nets UNNAMED_1_MC10E116_I1_Q3_1 and UNNAMED_1_MC10E116_I1_Q3 have been defined as a balanced pair.
|
||
# Nets UNNAMED_1_MC10E116_I3_Q0_1 and UNNAMED_1_MC10E116_I3_Q0 have been defined as a balanced pair.
|
||
# Nets CHOSEN_CLK_P and CHOSEN_CLK_N have been defined as a balanced pair.
|
||
# Nets UNNAMED_1_MC10E116_I1_Q0_1 and UNNAMED_1_MC10E116_I1_Q0 have been defined as a balanced pair.
|
||
# Nets UNNAMED_1_CHANGECLKS_I3_CHANG_1 and UNNAMED_1_CHANGECLKS_I3_CHANGEC have been defined as a balanced pair.
|
||
# Nets USE_BCKP_P and USE_BCKP_N have been defined as a balanced pair.
|
||
# Nets TRIG_GATE2_P and TRIG_GATE2_N have been defined as a balanced pair.
|
||
# Nets UNNAMED_1_FRONTPORTS_I2_SYNC24P and UNNAMED_1_FRONTPORTS_I2_SYNC24N have been defined as a balanced pair.
|
||
# Nets TRIG_GATE1_P and TRIG_GATE1_N have been defined as a balanced pair.
|
||
# Nets UNNAMED_1_FRONTPORTS_I2_GTP and UNNAMED_1_FRONTPORTS_I2_GTN have been defined as a balanced pair.
|
||
# Nets BCKP_CLK_BUFD_P and BCKP_CLK_BUFD_N have been defined as a balanced pair.
|
||
# Nets USE_DEFAULT_P and USE_DEFAULT_N have been defined as a balanced pair.
|
||
# Nets SYNC_2_P and SYNC_2_N have been defined as a balanced pair.
|
||
# Nets TELLIE_DELAY_BUF_P and TELLIE_DELAY_BUF_N have been defined as a balanced pair.
|
||
# Nets UNNAMED_1_AD96687_I1_Q2_1 and UNNAMED_1_AD96687_I1_Q2 have been defined as a balanced pair.
|
||
# Nets UNNAMED_1_AD96687_I1_Q1_1 and UNNAMED_1_AD96687_I1_Q1 have been defined as a balanced pair.
|
||
# Nets RIB10_P and RIB10_N have been defined as a balanced pair.
|
||
# Nets UNNAMED_1_DEFAULTCLKSEL_I1_BCKP and UNNAMED_1_MC10E116_I1_D0 have been defined as a balanced pair.
|
||
# <<WARNING:>> Could not form pair of nets UNNAMED_1_FRONTPORTS_I2_SYNCL_1 and UNNAMED_1_FRONTPORTS_I2_SYNCLVD.
|
||
# Nets SYNC24_2_P and SYNC24_2_N have been defined as a balanced pair.
|
||
# <<WARNING:>> Could not form pair of nets UNNAMED_1_FRONTPORTS_I2_CLK100P and UNNAMED_1_FRONTPORTS_I2_CLK100N.
|
||
# Nets UNNAMED_1_MC10E116_I22_Q1_1 and UNNAMED_1_MC10E116_I22_Q1 have been defined as a balanced pair.
|
||
# Nets CHOSEN_CLK2_P and CHOSEN_CLK2_N have been defined as a balanced pair.
|
||
# Nets UNNAMED_1_MC10E116_I22_Q0_1 and UNNAMED_1_MC10E116_I22_Q0 have been defined as a balanced pair.
|
||
# Nets UNNAMED_1_CHANGECLKS_I3_BCKPC_3 and UNNAMED_1_CHANGECLKS_I3_BCKPC_2 have been defined as a balanced pair.
|
||
# Nets UNNAMED_1_CHANGECLKS_I3_BCKPC_1 and UNNAMED_1_CHANGECLKS_I3_BCKPCLK have been defined as a balanced pair.
|
||
# <<WARNING:>> Could not form pair of nets UNNAMED_1_FRONTPORTS_I2_SYNC2_1 and UNNAMED_1_FRONTPORTS_I2_SYNC24L.
|
||
# Nets UNNAMED_1_FRONTPORTS_I2_RIBBO_1 and UNNAMED_1_FRONTPORTS_I2_RIBBONP have been defined as a balanced pair.
|
||
# Nets RIB9_P and RIB9_N have been defined as a balanced pair.
|
||
# Nets RIB8_P and RIB8_N have been defined as a balanced pair.
|
||
# Nets RIB7_P and RIB7_N have been defined as a balanced pair.
|
||
# Nets RIB6_P and RIB6_N have been defined as a balanced pair.
|
||
# Nets UNNAMED_1_CSMD0805_I70_B and UNNAMED_1_CSMD0805_I64_B have been defined as a balanced pair.
|
||
# Nets RIB5_P and RIB5_N have been defined as a balanced pair.
|
||
# Nets RIB4_P and RIB4_N have been defined as a balanced pair.
|
||
# Nets RIB3_P and RIB3_N have been defined as a balanced pair.
|
||
# Nets RIB2_P and RIB2_N have been defined as a balanced pair.
|
||
# Nets RIB1_P and RIB1_N have been defined as a balanced pair.
|
||
# <<WARNING:>> Could not form pair of nets UNNAMED_1_FRONTPORTS_I2_EXTT<4> and UNNAMED_1_CSMD0603_I55_A.
|
||
# <<WARNING:>> Could not form pair of nets UNNAMED_1_FRONTPORTS_I2_EXTT<0> and UNNAMED_1_CSMD0603_I54_B.
|
||
# Nets SMELLIE_DELAY_BUF_P and SMELLIE_DELAY_BUF_N have been defined as a balanced pair.
|
||
# Nets CHANGE_CLK2_P and CHANGE_CLK2_N have been defined as a balanced pair.
|
||
# <<WARNING:>> Could not form pair of nets UNNAMED_1_FRONTPORTS_I2_LOSTA_1 and UNNAMED_1_FRONTPORTS_I2_LOSTARO.
|
||
# <<WARNING:>> Could not form pair of nets DEF_CLK_DIVD_P and DEF_CLK_DIVD_N.
|
||
# Nets TRIG_PULS2_P and TRIG_PULS2_N have been defined as a balanced pair.
|
||
# <<WARNING:>> Could not form pair of nets UNNAMED_1_FRONTPORTS_I2_SMELLIE and UNNAMED_1_CSMD0603_I10_B_1.
|
||
# Nets TRIG_PULS1_P and TRIG_PULS1_N have been defined as a balanced pair.
|
||
# Nets UNNAMED_1_FRONTPORTS_I2_ECLTOLV and VBB_TRANS have been defined as a balanced pair.
|
||
# Nets UNNAMED_1_MC10E116_I2_D0 and LO_STAR_RAW have been defined as a balanced pair.
|
||
# Nets UNNAMED_1_CHANGECLKS_I3_DEFAU_1 and UNNAMED_1_CHANGECLKS_I3_DEFAULT have been defined as a balanced pair.
|
||
# Colormap Written to File _notify.std
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Enter command <# Loading Do File C:/Users/QGPWIN~1/AppData/Local/Temp/#Taaaaap02200.tmp ...
|
||
# All Components Unselected.
|
||
# All Nets Unselected.
|
||
# Component U26 Selected.
|
||
# Component U27 Selected.
|
||
# Component U28 Selected.
|
||
# Component U29 Selected.
|
||
# Component U30 Selected.
|
||
set route_diagonal 4
|
||
grid wire 0.100000 (direction x) (offset 0.000000)
|
||
grid wire 0.100000 (direction y) (offset 0.000000)
|
||
grid via 0.100000 (direction x) (offset 0.000000)
|
||
grid via 0.100000 (direction y) (offset 0.000000)
|
||
protect all wires
|
||
# All Wires Protected.
|
||
direction TOP horizontal
|
||
select layer TOP
|
||
unprotect layer_wires TOP
|
||
# Wires on layer TOP were Unprotected.
|
||
direction BOTTOM vertical
|
||
select layer BOTTOM
|
||
unprotect layer_wires BOTTOM
|
||
# Wires on layer BOTTOM were Unprotected.
|
||
cost via -1
|
||
# System default cost will be used.
|
||
set turbo_stagger off
|
||
limit outside -1
|
||
rule pcb (patterns_allowed trombone accordion)
|
||
set pattern_stacking on
|
||
rule pcb (sawtooth_amplitude -1 -1)
|
||
rule pcb (sawtooth_gap -1)
|
||
rule pcb (accordion_amplitude -1 -1)
|
||
rule pcb (accordion_gap -1)
|
||
rule pcb (trombone_run_length -1)
|
||
rule pcb (trombone_gap -1)
|
||
unprotect selected
|
||
# All Selected Wires Unprotected.
|
||
smart_route (auto_fanout off) (auto_testpoint off) (auto_miter on)
|
||
# Smart Route: Only part of the wires are selected for routing.
|
||
# Using modified smart_route algorithm.
|
||
# Smart Route: Executing 50 route passes.
|
||
# Current time = Mon Mar 09 12:46:53 2015
|
||
#
|
||
# VIA TOP BOTTOM
|
||
#
|
||
# TOP ------ VIA
|
||
# BOTTOM VIA ------
|
||
#
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1626
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 151, at vias 91 Total Vias 307
|
||
# Percent Connected 18.83
|
||
# Manhattan Length 5683906.1000 Horizontal 1775034.6000 Vertical 3908871.5000
|
||
# Routed Length 218791.0850 Horizontal 126076.8000 Vertical 110638.5000
|
||
# Ratio Actual / Manhattan 0.0385
|
||
# Unconnected Length 5499173.2000 Horizontal 1670253.7000 Vertical 3828919.5000
|
||
# Start Route Pass 1 of 50
|
||
# Routing 46 wires.
|
||
# Total Conflicts: 12 (Cross: 4, Clear: 8, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 46 Successes 46 Failures 0 Vias 330
|
||
# Cpu Time = 0:00:01 Elapsed Time = 0:00:01
|
||
# End Pass 1 of 50
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# <<WARNING:>> Smart Route: Unroute count 1626 is very high after 1 passes.
|
||
# Design may not reach 100%.
|
||
# Check placement, components outside boundary, design rules, keepout positions
|
||
# Start Route Pass 2 of 50
|
||
# Routing 2 wires.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 2 Successes 2 Failures 0 Vias 330
|
||
# Cpu Time = 0:00:01 Elapsed Time = 0:00:01
|
||
# End Pass 2 of 50
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# <<WARNING:>> Smart Route: Conflict reduction rate 16 is very low
|
||
# after 2 passes.
|
||
# Design may not reach 100%.
|
||
# Check number of layers, grids and design rules.
|
||
# Start Route Pass 3 of 50
|
||
# Routing 0 wires.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 0 Successes 0 Failures 0 Vias 330
|
||
# Cpu Time = 0:00:00 Elapsed Time = 0:00:01
|
||
# End Pass 3 of 50
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# <<WARNING:>> Smart Route: Average reduction ratio only 8 after 3 passes.
|
||
# Design may converge very slowly.
|
||
# Monitor status file carefully.
|
||
# Cpu Time = 0:00:02 Elapsed Time = 0:00:03
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# ROUTING HISTORY ================================================================
|
||
# Pass | Conflicts | | | | | |Red| CPU Time |
|
||
# Name |No.| Cross| Clear|Fail|Unrte| Vias|XTalk|Len.| % | Pass | Total |
|
||
#----------+---+------+------+----+-----+-----+-----+----+---+---------+---------|
|
||
# Route | 1| 4| 8| 0| 1580| 330| 0| 0| 0| 0:00:01| 0:00:01|
|
||
# Route | 2| 3| 7| 0| 1580| 330| 0| 0| 16| 0:00:01| 0:00:02|
|
||
# Route | 3| 3| 7| 0| 1580| 330| 0| 0| 0| 0:00:00| 0:00:02|
|
||
# Conflicts between polygon wires and fixed objects: 0
|
||
# Stub Violations: 0
|
||
# Net Order Violations: 0
|
||
# Diffpair Uncoupled Length Violations: 0
|
||
# Diffpair Phase Tolerance Violations: 0
|
||
# Total layerset violations: 0
|
||
# Total layerset violations (exclude Fanout/Stagger/XNet Short side): 0
|
||
# Overall Routing Time: 0:00:02
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 165, at vias 93 Total Vias 330
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5679780.1000 Horizontal 1773980.0600 Vertical 3905800.0400
|
||
# Routed Length 247738.3170 Horizontal 145979.3000 Vertical 121082.5000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5473320.8000 Horizontal 1654567.1000 Vertical 3818753.7000
|
||
# Smart Route: Executing 2 clean passes.
|
||
# Current time = Mon Mar 09 12:46:57 2015
|
||
#
|
||
# VIA TOP BOTTOM
|
||
#
|
||
# TOP ------ VIA
|
||
# BOTTOM VIA ------
|
||
#
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 165, at vias 93 Total Vias 330
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5679780.1000 Horizontal 1773980.0600 Vertical 3905800.0400
|
||
# Routed Length 247738.3170 Horizontal 145979.3000 Vertical 121082.5000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5473320.8000 Horizontal 1654567.1000 Vertical 3818753.7000
|
||
# Start Clean Pass 1 of 2
|
||
# Routing 79 wires.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 61 Successes 61 Failures 0 Vias 329
|
||
# Cpu Time = 0:00:00 Elapsed Time = 0:00:00
|
||
# End Pass 1 of 2
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Start Clean Pass 2 of 2
|
||
# Routing 87 wires.
|
||
# 2 bend points have been removed.
|
||
# 0 bend points have been removed.
|
||
# 0 bend points have been removed.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 66 Successes 66 Failures 0 Vias 328
|
||
# Cpu Time = 0:00:00 Elapsed Time = 0:00:00
|
||
# End Pass 2 of 2
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Cpu Time = 0:00:01 Elapsed Time = 0:00:02
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# ROUTING HISTORY ================================================================
|
||
# Pass | Conflicts | | | | | |Red| CPU Time |
|
||
# Name |No.| Cross| Clear|Fail|Unrte| Vias|XTalk|Len.| % | Pass | Total |
|
||
#----------+---+------+------+----+-----+-----+-----+----+---+---------+---------|
|
||
# Route | 1| 4| 8| 0| 1580| 330| 0| 0| 0| 0:00:01| 0:00:01|
|
||
# Route | 2| 3| 7| 0| 1580| 330| 0| 0| 16| 0:00:01| 0:00:02|
|
||
# Route | 3| 3| 7| 0| 1580| 330| 0| 0| 0| 0:00:00| 0:00:02|
|
||
# Clean | 4| 3| 7| 0| 1580| 329| 0| 0| | 0:00:00| 0:00:02|
|
||
# Clean | 5| 3| 7| 0| 1580| 328| 0| 0| | 0:00:00| 0:00:02|
|
||
# Conflicts between polygon wires and fixed objects: 0
|
||
# Stub Violations: 0
|
||
# Net Order Violations: 0
|
||
# Diffpair Uncoupled Length Violations: 0
|
||
# Diffpair Phase Tolerance Violations: 0
|
||
# Total layerset violations: 0
|
||
# Total layerset violations (exclude Fanout/Stagger/XNet Short side): 0
|
||
# Overall Routing Time: 0:00:02
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 167, at vias 92 Total Vias 328
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5707046.2000 Horizontal 1786836.6500 Vertical 3920209.5500
|
||
# Routed Length 248174.1132 Horizontal 146059.9000 Vertical 120783.9000
|
||
# Ratio Actual / Manhattan 0.0435
|
||
# Unconnected Length 5497603.2000 Horizontal 1669742.5000 Vertical 3827860.7000
|
||
# Smart Route: Executing 50 route passes.
|
||
# Current time = Mon Mar 09 12:46:59 2015
|
||
#
|
||
# VIA TOP BOTTOM
|
||
#
|
||
# TOP ------ VIA
|
||
# BOTTOM VIA ------
|
||
#
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 167, at vias 92 Total Vias 328
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5707046.2000 Horizontal 1786836.6500 Vertical 3920209.5500
|
||
# Routed Length 248174.1132 Horizontal 146059.9000 Vertical 120783.9000
|
||
# Ratio Actual / Manhattan 0.0435
|
||
# Unconnected Length 5497603.2000 Horizontal 1669742.5000 Vertical 3827860.7000
|
||
# Start Route Pass 1 of 50
|
||
# Routing 0 wires.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 0 Successes 0 Failures 0 Vias 328
|
||
# Cpu Time = 0:00:01 Elapsed Time = 0:00:01
|
||
# End Pass 1 of 50
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# <<WARNING:>> Smart Route: Average reduction ratio only 5 after 4 passes.
|
||
# Design may converge very slowly.
|
||
# Monitor status file carefully.
|
||
# Cpu Time = 0:00:01 Elapsed Time = 0:00:02
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# ROUTING HISTORY ================================================================
|
||
# Pass | Conflicts | | | | | |Red| CPU Time |
|
||
# Name |No.| Cross| Clear|Fail|Unrte| Vias|XTalk|Len.| % | Pass | Total |
|
||
#----------+---+------+------+----+-----+-----+-----+----+---+---------+---------|
|
||
# Route | 1| 4| 8| 0| 1580| 330| 0| 0| 0| 0:00:01| 0:00:01|
|
||
# Route | 2| 3| 7| 0| 1580| 330| 0| 0| 16| 0:00:01| 0:00:02|
|
||
# Route | 3| 3| 7| 0| 1580| 330| 0| 0| 0| 0:00:00| 0:00:02|
|
||
# Clean | 4| 3| 7| 0| 1580| 329| 0| 0| | 0:00:00| 0:00:02|
|
||
# Clean | 5| 3| 7| 0| 1580| 328| 0| 0| | 0:00:00| 0:00:02|
|
||
# Route | 6| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:03|
|
||
# Conflicts between polygon wires and fixed objects: 0
|
||
# Stub Violations: 0
|
||
# Net Order Violations: 0
|
||
# Diffpair Uncoupled Length Violations: 0
|
||
# Diffpair Phase Tolerance Violations: 0
|
||
# Total layerset violations: 0
|
||
# Total layerset violations (exclude Fanout/Stagger/XNet Short side): 0
|
||
# Overall Routing Time: 0:00:03
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 96 Total Vias 328
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5684262.1000 Horizontal 1776049.8200 Vertical 3908212.2800
|
||
# Routed Length 248174.1132 Horizontal 146059.9000 Vertical 120783.9000
|
||
# Ratio Actual / Manhattan 0.0437
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Smart Route: Executing 2 clean passes.
|
||
# Current time = Mon Mar 09 12:47:02 2015
|
||
#
|
||
# VIA TOP BOTTOM
|
||
#
|
||
# TOP ------ VIA
|
||
# BOTTOM VIA ------
|
||
#
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 96 Total Vias 328
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5684262.1000 Horizontal 1776049.8200 Vertical 3908212.2800
|
||
# Routed Length 248174.1132 Horizontal 146059.9000 Vertical 120783.9000
|
||
# Ratio Actual / Manhattan 0.0437
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Start Clean Pass 1 of 2
|
||
# Routing 79 wires.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 68 Successes 68 Failures 0 Vias 328
|
||
# Cpu Time = 0:00:01 Elapsed Time = 0:00:00
|
||
# End Pass 1 of 2
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Start Clean Pass 2 of 2
|
||
# Routing 83 wires.
|
||
# 0 bend points have been removed.
|
||
# 0 bend points have been removed.
|
||
# 0 bend points have been removed.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 68 Successes 68 Failures 0 Vias 328
|
||
# Cpu Time = 0:00:01 Elapsed Time = 0:00:01
|
||
# End Pass 2 of 2
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Cpu Time = 0:00:02 Elapsed Time = 0:00:03
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# ROUTING HISTORY ================================================================
|
||
# Pass | Conflicts | | | | | |Red| CPU Time |
|
||
# Name |No.| Cross| Clear|Fail|Unrte| Vias|XTalk|Len.| % | Pass | Total |
|
||
#----------+---+------+------+----+-----+-----+-----+----+---+---------+---------|
|
||
# Route | 1| 4| 8| 0| 1580| 330| 0| 0| 0| 0:00:01| 0:00:01|
|
||
# Route | 2| 3| 7| 0| 1580| 330| 0| 0| 16| 0:00:01| 0:00:02|
|
||
# Route | 3| 3| 7| 0| 1580| 330| 0| 0| 0| 0:00:00| 0:00:02|
|
||
# Clean | 4| 3| 7| 0| 1580| 329| 0| 0| | 0:00:00| 0:00:02|
|
||
# Clean | 5| 3| 7| 0| 1580| 328| 0| 0| | 0:00:00| 0:00:02|
|
||
# Route | 6| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:03|
|
||
# Clean | 7| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:04|
|
||
# Clean | 8| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:05|
|
||
# Conflicts between polygon wires and fixed objects: 0
|
||
# Stub Violations: 0
|
||
# Net Order Violations: 0
|
||
# Diffpair Uncoupled Length Violations: 0
|
||
# Diffpair Phase Tolerance Violations: 0
|
||
# Total layerset violations: 0
|
||
# Total layerset violations (exclude Fanout/Stagger/XNet Short side): 0
|
||
# Overall Routing Time: 0:00:05
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 172, at vias 96 Total Vias 328
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683753.0000 Horizontal 1775872.5900 Vertical 3907880.4100
|
||
# Routed Length 247902.6377 Horizontal 146298.5000 Vertical 120086.9000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Smart Route: Executing 50 route passes.
|
||
# Current time = Mon Mar 09 12:47:05 2015
|
||
#
|
||
# VIA TOP BOTTOM
|
||
#
|
||
# TOP ------ VIA
|
||
# BOTTOM VIA ------
|
||
#
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 172, at vias 96 Total Vias 328
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683753.0000 Horizontal 1775872.5900 Vertical 3907880.4100
|
||
# Routed Length 247902.6377 Horizontal 146298.5000 Vertical 120086.9000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Start Route Pass 1 of 50
|
||
# Routing 0 wires.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 0 Successes 0 Failures 0 Vias 328
|
||
# Cpu Time = 0:00:01 Elapsed Time = 0:00:01
|
||
# End Pass 1 of 50
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# <<WARNING:>> Smart Route: Average reduction ratio only 4 after 5 passes.
|
||
# Design may converge very slowly.
|
||
# Monitor status file carefully.
|
||
# Cpu Time = 0:00:01 Elapsed Time = 0:00:02
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# ROUTING HISTORY ================================================================
|
||
# Pass | Conflicts | | | | | |Red| CPU Time |
|
||
# Name |No.| Cross| Clear|Fail|Unrte| Vias|XTalk|Len.| % | Pass | Total |
|
||
#----------+---+------+------+----+-----+-----+-----+----+---+---------+---------|
|
||
# Route | 1| 4| 8| 0| 1580| 330| 0| 0| 0| 0:00:01| 0:00:01|
|
||
# Route | 2| 3| 7| 0| 1580| 330| 0| 0| 16| 0:00:01| 0:00:02|
|
||
# Route | 3| 3| 7| 0| 1580| 330| 0| 0| 0| 0:00:00| 0:00:02|
|
||
# Clean | 4| 3| 7| 0| 1580| 329| 0| 0| | 0:00:00| 0:00:02|
|
||
# Clean | 5| 3| 7| 0| 1580| 328| 0| 0| | 0:00:00| 0:00:02|
|
||
# Route | 6| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:03|
|
||
# Clean | 7| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:04|
|
||
# Clean | 8| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:05|
|
||
# Route | 9| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:06|
|
||
# Conflicts between polygon wires and fixed objects: 0
|
||
# Stub Violations: 0
|
||
# Net Order Violations: 0
|
||
# Diffpair Uncoupled Length Violations: 0
|
||
# Diffpair Phase Tolerance Violations: 0
|
||
# Total layerset violations: 0
|
||
# Total layerset violations (exclude Fanout/Stagger/XNet Short side): 0
|
||
# Overall Routing Time: 0:00:06
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 172, at vias 96 Total Vias 328
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683753.0000 Horizontal 1775866.4300 Vertical 3907886.5700
|
||
# Routed Length 247902.6377 Horizontal 146298.5000 Vertical 120086.9000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Smart Route: Executing 2 clean passes.
|
||
# Current time = Mon Mar 09 12:47:08 2015
|
||
#
|
||
# VIA TOP BOTTOM
|
||
#
|
||
# TOP ------ VIA
|
||
# BOTTOM VIA ------
|
||
#
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 172, at vias 96 Total Vias 328
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683753.0000 Horizontal 1775866.4300 Vertical 3907886.5700
|
||
# Routed Length 247902.6377 Horizontal 146298.5000 Vertical 120086.9000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Start Clean Pass 1 of 2
|
||
# Routing 80 wires.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 67 Successes 67 Failures 0 Vias 325
|
||
# Cpu Time = 0:00:01 Elapsed Time = 0:00:01
|
||
# End Pass 1 of 2
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Start Clean Pass 2 of 2
|
||
# Routing 80 wires.
|
||
# 0 bend points have been removed.
|
||
# 0 bend points have been removed.
|
||
# 0 bend points have been removed.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 67 Successes 67 Failures 0 Vias 325
|
||
# Cpu Time = 0:00:01 Elapsed Time = 0:00:01
|
||
# End Pass 2 of 2
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Cpu Time = 0:00:02 Elapsed Time = 0:00:03
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# ROUTING HISTORY ================================================================
|
||
# Pass | Conflicts | | | | | |Red| CPU Time |
|
||
# Name |No.| Cross| Clear|Fail|Unrte| Vias|XTalk|Len.| % | Pass | Total |
|
||
#----------+---+------+------+----+-----+-----+-----+----+---+---------+---------|
|
||
# Route | 1| 4| 8| 0| 1580| 330| 0| 0| 0| 0:00:01| 0:00:01|
|
||
# Route | 2| 3| 7| 0| 1580| 330| 0| 0| 16| 0:00:01| 0:00:02|
|
||
# Route | 3| 3| 7| 0| 1580| 330| 0| 0| 0| 0:00:00| 0:00:02|
|
||
# Clean | 4| 3| 7| 0| 1580| 329| 0| 0| | 0:00:00| 0:00:02|
|
||
# Clean | 5| 3| 7| 0| 1580| 328| 0| 0| | 0:00:00| 0:00:02|
|
||
# Route | 6| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:03|
|
||
# Clean | 7| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:04|
|
||
# Clean | 8| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:05|
|
||
# Route | 9| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:06|
|
||
# Clean | 10| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:07|
|
||
# Clean | 11| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:08|
|
||
# Conflicts between polygon wires and fixed objects: 0
|
||
# Stub Violations: 0
|
||
# Net Order Violations: 0
|
||
# Diffpair Uncoupled Length Violations: 0
|
||
# Diffpair Phase Tolerance Violations: 0
|
||
# Total layerset violations: 0
|
||
# Total layerset violations (exclude Fanout/Stagger/XNet Short side): 0
|
||
# Overall Routing Time: 0:00:08
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683658.2000 Horizontal 1775814.0800 Vertical 3907844.1200
|
||
# Routed Length 248122.3078 Horizontal 146433.7000 Vertical 120100.9000
|
||
# Ratio Actual / Manhattan 0.0437
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Smart Route: Executing 50 route passes.
|
||
# Current time = Mon Mar 09 12:47:12 2015
|
||
#
|
||
# VIA TOP BOTTOM
|
||
#
|
||
# TOP ------ VIA
|
||
# BOTTOM VIA ------
|
||
#
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683658.2000 Horizontal 1775814.0800 Vertical 3907844.1200
|
||
# Routed Length 248122.3078 Horizontal 146433.7000 Vertical 120100.9000
|
||
# Ratio Actual / Manhattan 0.0437
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Start Route Pass 1 of 50
|
||
# Routing 0 wires.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 0 Successes 0 Failures 0 Vias 325
|
||
# Cpu Time = 0:00:00 Elapsed Time = 0:00:00
|
||
# End Pass 1 of 50
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Smart Route: Smart_route progressing normally after 6 passes.
|
||
# Cpu Time = 0:00:02 Elapsed Time = 0:00:01
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# ROUTING HISTORY ================================================================
|
||
# Pass | Conflicts | | | | | |Red| CPU Time |
|
||
# Name |No.| Cross| Clear|Fail|Unrte| Vias|XTalk|Len.| % | Pass | Total |
|
||
#----------+---+------+------+----+-----+-----+-----+----+---+---------+---------|
|
||
# Route | 1| 4| 8| 0| 1580| 330| 0| 0| 0| 0:00:01| 0:00:01|
|
||
# Route | 2| 3| 7| 0| 1580| 330| 0| 0| 16| 0:00:01| 0:00:02|
|
||
# Route | 3| 3| 7| 0| 1580| 330| 0| 0| 0| 0:00:00| 0:00:02|
|
||
# Clean | 4| 3| 7| 0| 1580| 329| 0| 0| | 0:00:00| 0:00:02|
|
||
# Clean | 5| 3| 7| 0| 1580| 328| 0| 0| | 0:00:00| 0:00:02|
|
||
# Route | 6| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:03|
|
||
# Clean | 7| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:04|
|
||
# Clean | 8| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:05|
|
||
# Route | 9| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:06|
|
||
# Clean | 10| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:07|
|
||
# Clean | 11| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:08|
|
||
# Route | 12| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:08|
|
||
# Conflicts between polygon wires and fixed objects: 0
|
||
# Stub Violations: 0
|
||
# Net Order Violations: 0
|
||
# Diffpair Uncoupled Length Violations: 0
|
||
# Diffpair Phase Tolerance Violations: 0
|
||
# Total layerset violations: 0
|
||
# Total layerset violations (exclude Fanout/Stagger/XNet Short side): 0
|
||
# Overall Routing Time: 0:00:08
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683658.2000 Horizontal 1775807.9800 Vertical 3907850.2200
|
||
# Routed Length 248122.3078 Horizontal 146433.7000 Vertical 120100.9000
|
||
# Ratio Actual / Manhattan 0.0437
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Smart Route: Executing 2 clean passes.
|
||
# Current time = Mon Mar 09 12:47:14 2015
|
||
#
|
||
# VIA TOP BOTTOM
|
||
#
|
||
# TOP ------ VIA
|
||
# BOTTOM VIA ------
|
||
#
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683658.2000 Horizontal 1775807.9800 Vertical 3907850.2200
|
||
# Routed Length 248122.3078 Horizontal 146433.7000 Vertical 120100.9000
|
||
# Ratio Actual / Manhattan 0.0437
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Start Clean Pass 1 of 2
|
||
# Routing 78 wires.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 67 Successes 67 Failures 0 Vias 326
|
||
# Cpu Time = 0:00:00 Elapsed Time = 0:00:01
|
||
# End Pass 1 of 2
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Start Clean Pass 2 of 2
|
||
# Routing 79 wires.
|
||
# 0 bend points have been removed.
|
||
# 0 bend points have been removed.
|
||
# 0 bend points have been removed.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 67 Successes 67 Failures 0 Vias 325
|
||
# Cpu Time = 0:00:01 Elapsed Time = 0:00:01
|
||
# End Pass 2 of 2
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Cpu Time = 0:00:02 Elapsed Time = 0:00:03
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# ROUTING HISTORY ================================================================
|
||
# Pass | Conflicts | | | | | |Red| CPU Time |
|
||
# Name |No.| Cross| Clear|Fail|Unrte| Vias|XTalk|Len.| % | Pass | Total |
|
||
#----------+---+------+------+----+-----+-----+-----+----+---+---------+---------|
|
||
# Route | 1| 4| 8| 0| 1580| 330| 0| 0| 0| 0:00:01| 0:00:01|
|
||
# Route | 2| 3| 7| 0| 1580| 330| 0| 0| 16| 0:00:01| 0:00:02|
|
||
# Route | 3| 3| 7| 0| 1580| 330| 0| 0| 0| 0:00:00| 0:00:02|
|
||
# Clean | 4| 3| 7| 0| 1580| 329| 0| 0| | 0:00:00| 0:00:02|
|
||
# Clean | 5| 3| 7| 0| 1580| 328| 0| 0| | 0:00:00| 0:00:02|
|
||
# Route | 6| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:03|
|
||
# Clean | 7| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:04|
|
||
# Clean | 8| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:05|
|
||
# Route | 9| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:06|
|
||
# Clean | 10| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:07|
|
||
# Clean | 11| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:08|
|
||
# Route | 12| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:08|
|
||
# Clean | 13| 3| 7| 0| 1580| 326| 0| 0| | 0:00:00| 0:00:08|
|
||
# Clean | 14| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:09|
|
||
# Conflicts between polygon wires and fixed objects: 0
|
||
# Stub Violations: 0
|
||
# Net Order Violations: 0
|
||
# Diffpair Uncoupled Length Violations: 0
|
||
# Diffpair Phase Tolerance Violations: 0
|
||
# Total layerset violations: 0
|
||
# Total layerset violations (exclude Fanout/Stagger/XNet Short side): 0
|
||
# Overall Routing Time: 0:00:09
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 95 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683678.7000 Horizontal 1775870.8100 Vertical 3907807.8900
|
||
# Routed Length 247684.7004 Horizontal 146398.2000 Vertical 119712.5000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Smart Route: Executing 50 route passes.
|
||
# Current time = Mon Mar 09 12:47:18 2015
|
||
#
|
||
# VIA TOP BOTTOM
|
||
#
|
||
# TOP ------ VIA
|
||
# BOTTOM VIA ------
|
||
#
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 95 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683678.7000 Horizontal 1775870.8100 Vertical 3907807.8900
|
||
# Routed Length 247684.7004 Horizontal 146398.2000 Vertical 119712.5000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Start Route Pass 1 of 50
|
||
# Routing 0 wires.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 0 Successes 0 Failures 0 Vias 325
|
||
# Cpu Time = 0:00:01 Elapsed Time = 0:00:00
|
||
# End Pass 1 of 50
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Smart Route: Smart_route progressing normally after 7 passes.
|
||
# Cpu Time = 0:00:01 Elapsed Time = 0:00:02
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# ROUTING HISTORY ================================================================
|
||
# Pass | Conflicts | | | | | |Red| CPU Time |
|
||
# Name |No.| Cross| Clear|Fail|Unrte| Vias|XTalk|Len.| % | Pass | Total |
|
||
#----------+---+------+------+----+-----+-----+-----+----+---+---------+---------|
|
||
# Route | 1| 4| 8| 0| 1580| 330| 0| 0| 0| 0:00:01| 0:00:01|
|
||
# Route | 2| 3| 7| 0| 1580| 330| 0| 0| 16| 0:00:01| 0:00:02|
|
||
# Route | 3| 3| 7| 0| 1580| 330| 0| 0| 0| 0:00:00| 0:00:02|
|
||
# Clean | 4| 3| 7| 0| 1580| 329| 0| 0| | 0:00:00| 0:00:02|
|
||
# Clean | 5| 3| 7| 0| 1580| 328| 0| 0| | 0:00:00| 0:00:02|
|
||
# Route | 6| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:03|
|
||
# Clean | 7| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:04|
|
||
# Clean | 8| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:05|
|
||
# Route | 9| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:06|
|
||
# Clean | 10| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:07|
|
||
# Clean | 11| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:08|
|
||
# Route | 12| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:08|
|
||
# Clean | 13| 3| 7| 0| 1580| 326| 0| 0| | 0:00:00| 0:00:08|
|
||
# Clean | 14| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:09|
|
||
# Route | 15| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:10|
|
||
# Conflicts between polygon wires and fixed objects: 0
|
||
# Stub Violations: 0
|
||
# Net Order Violations: 0
|
||
# Diffpair Uncoupled Length Violations: 0
|
||
# Diffpair Phase Tolerance Violations: 0
|
||
# Total layerset violations: 0
|
||
# Total layerset violations (exclude Fanout/Stagger/XNet Short side): 0
|
||
# Overall Routing Time: 0:00:10
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 95 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683678.7000 Horizontal 1775870.8100 Vertical 3907807.8900
|
||
# Routed Length 247684.7004 Horizontal 146398.2000 Vertical 119712.5000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Smart Route: Executing 2 clean passes.
|
||
# Current time = Mon Mar 09 12:47:20 2015
|
||
#
|
||
# VIA TOP BOTTOM
|
||
#
|
||
# TOP ------ VIA
|
||
# BOTTOM VIA ------
|
||
#
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 95 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683678.7000 Horizontal 1775870.8100 Vertical 3907807.8900
|
||
# Routed Length 247684.7004 Horizontal 146398.2000 Vertical 119712.5000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Start Clean Pass 1 of 2
|
||
# Routing 77 wires.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 67 Successes 67 Failures 0 Vias 325
|
||
# Cpu Time = 0:00:01 Elapsed Time = 0:00:01
|
||
# End Pass 1 of 2
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Start Clean Pass 2 of 2
|
||
# Routing 77 wires.
|
||
# 0 bend points have been removed.
|
||
# 0 bend points have been removed.
|
||
# 0 bend points have been removed.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 67 Successes 67 Failures 0 Vias 325
|
||
# Cpu Time = 0:00:00 Elapsed Time = 0:00:01
|
||
# End Pass 2 of 2
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Cpu Time = 0:00:03 Elapsed Time = 0:00:03
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# ROUTING HISTORY ================================================================
|
||
# Pass | Conflicts | | | | | |Red| CPU Time |
|
||
# Name |No.| Cross| Clear|Fail|Unrte| Vias|XTalk|Len.| % | Pass | Total |
|
||
#----------+---+------+------+----+-----+-----+-----+----+---+---------+---------|
|
||
# Route | 1| 4| 8| 0| 1580| 330| 0| 0| 0| 0:00:01| 0:00:01|
|
||
# Route | 2| 3| 7| 0| 1580| 330| 0| 0| 16| 0:00:01| 0:00:02|
|
||
# Route | 3| 3| 7| 0| 1580| 330| 0| 0| 0| 0:00:00| 0:00:02|
|
||
# Clean | 4| 3| 7| 0| 1580| 329| 0| 0| | 0:00:00| 0:00:02|
|
||
# Clean | 5| 3| 7| 0| 1580| 328| 0| 0| | 0:00:00| 0:00:02|
|
||
# Route | 6| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:03|
|
||
# Clean | 7| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:04|
|
||
# Clean | 8| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:05|
|
||
# Route | 9| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:06|
|
||
# Clean | 10| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:07|
|
||
# Clean | 11| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:08|
|
||
# Route | 12| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:08|
|
||
# Clean | 13| 3| 7| 0| 1580| 326| 0| 0| | 0:00:00| 0:00:08|
|
||
# Clean | 14| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:09|
|
||
# Route | 15| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:10|
|
||
# Clean | 16| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:11|
|
||
# Clean | 17| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:11|
|
||
# Conflicts between polygon wires and fixed objects: 0
|
||
# Stub Violations: 0
|
||
# Net Order Violations: 0
|
||
# Diffpair Uncoupled Length Violations: 0
|
||
# Diffpair Phase Tolerance Violations: 0
|
||
# Total layerset violations: 0
|
||
# Total layerset violations (exclude Fanout/Stagger/XNet Short side): 0
|
||
# Overall Routing Time: 0:00:11
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683657.5000 Horizontal 1775852.5500 Vertical 3907804.9500
|
||
# Routed Length 247799.4994 Horizontal 146500.2000 Vertical 119733.5000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Smart Route: Executing 50 route passes.
|
||
# Current time = Mon Mar 09 12:47:24 2015
|
||
#
|
||
# VIA TOP BOTTOM
|
||
#
|
||
# TOP ------ VIA
|
||
# BOTTOM VIA ------
|
||
#
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683657.5000 Horizontal 1775852.5500 Vertical 3907804.9500
|
||
# Routed Length 247799.4994 Horizontal 146500.2000 Vertical 119733.5000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Start Route Pass 1 of 50
|
||
# Routing 0 wires.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 0 Successes 0 Failures 0 Vias 325
|
||
# Cpu Time = 0:00:00 Elapsed Time = 0:00:00
|
||
# End Pass 1 of 50
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Smart Route: Smart_route progressing normally after 8 passes.
|
||
# Cpu Time = 0:00:01 Elapsed Time = 0:00:02
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# ROUTING HISTORY ================================================================
|
||
# Pass | Conflicts | | | | | |Red| CPU Time |
|
||
# Name |No.| Cross| Clear|Fail|Unrte| Vias|XTalk|Len.| % | Pass | Total |
|
||
#----------+---+------+------+----+-----+-----+-----+----+---+---------+---------|
|
||
# Route | 1| 4| 8| 0| 1580| 330| 0| 0| 0| 0:00:01| 0:00:01|
|
||
# Route | 2| 3| 7| 0| 1580| 330| 0| 0| 16| 0:00:01| 0:00:02|
|
||
# Route | 3| 3| 7| 0| 1580| 330| 0| 0| 0| 0:00:00| 0:00:02|
|
||
# Clean | 4| 3| 7| 0| 1580| 329| 0| 0| | 0:00:00| 0:00:02|
|
||
# Clean | 5| 3| 7| 0| 1580| 328| 0| 0| | 0:00:00| 0:00:02|
|
||
# Route | 6| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:03|
|
||
# Clean | 7| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:04|
|
||
# Clean | 8| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:05|
|
||
# Route | 9| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:06|
|
||
# Clean | 10| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:07|
|
||
# Clean | 11| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:08|
|
||
# Route | 12| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:08|
|
||
# Clean | 13| 3| 7| 0| 1580| 326| 0| 0| | 0:00:00| 0:00:08|
|
||
# Clean | 14| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:09|
|
||
# Route | 15| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:10|
|
||
# Clean | 16| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:11|
|
||
# Clean | 17| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:11|
|
||
# Route | 18| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:11|
|
||
# Conflicts between polygon wires and fixed objects: 0
|
||
# Stub Violations: 0
|
||
# Net Order Violations: 0
|
||
# Diffpair Uncoupled Length Violations: 0
|
||
# Diffpair Phase Tolerance Violations: 0
|
||
# Total layerset violations: 0
|
||
# Total layerset violations (exclude Fanout/Stagger/XNet Short side): 0
|
||
# Overall Routing Time: 0:00:11
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683657.5000 Horizontal 1775852.5500 Vertical 3907804.9500
|
||
# Routed Length 247799.4994 Horizontal 146500.2000 Vertical 119733.5000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Smart Route: Executing 2 clean passes.
|
||
# Current time = Mon Mar 09 12:47:26 2015
|
||
#
|
||
# VIA TOP BOTTOM
|
||
#
|
||
# TOP ------ VIA
|
||
# BOTTOM VIA ------
|
||
#
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683657.5000 Horizontal 1775852.5500 Vertical 3907804.9500
|
||
# Routed Length 247799.4994 Horizontal 146500.2000 Vertical 119733.5000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Start Clean Pass 1 of 2
|
||
# Routing 78 wires.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 66 Successes 66 Failures 0 Vias 325
|
||
# Cpu Time = 0:00:03 Elapsed Time = 0:00:03
|
||
# End Pass 1 of 2
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Start Clean Pass 2 of 2
|
||
# Routing 79 wires.
|
||
# 0 bend points have been removed.
|
||
# 0 bend points have been removed.
|
||
# 1 bend points have been removed.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 66 Successes 66 Failures 0 Vias 325
|
||
# Cpu Time = 0:00:01 Elapsed Time = 0:00:01
|
||
# End Pass 2 of 2
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Cpu Time = 0:00:04 Elapsed Time = 0:00:05
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# ROUTING HISTORY ================================================================
|
||
# Pass | Conflicts | | | | | |Red| CPU Time |
|
||
# Name |No.| Cross| Clear|Fail|Unrte| Vias|XTalk|Len.| % | Pass | Total |
|
||
#----------+---+------+------+----+-----+-----+-----+----+---+---------+---------|
|
||
# Route | 1| 4| 8| 0| 1580| 330| 0| 0| 0| 0:00:01| 0:00:01|
|
||
# Route | 2| 3| 7| 0| 1580| 330| 0| 0| 16| 0:00:01| 0:00:02|
|
||
# Route | 3| 3| 7| 0| 1580| 330| 0| 0| 0| 0:00:00| 0:00:02|
|
||
# Clean | 4| 3| 7| 0| 1580| 329| 0| 0| | 0:00:00| 0:00:02|
|
||
# Clean | 5| 3| 7| 0| 1580| 328| 0| 0| | 0:00:00| 0:00:02|
|
||
# Route | 6| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:03|
|
||
# Clean | 7| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:04|
|
||
# Clean | 8| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:05|
|
||
# Route | 9| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:06|
|
||
# Clean | 10| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:07|
|
||
# Clean | 11| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:08|
|
||
# Route | 12| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:08|
|
||
# Clean | 13| 3| 7| 0| 1580| 326| 0| 0| | 0:00:00| 0:00:08|
|
||
# Clean | 14| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:09|
|
||
# Route | 15| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:10|
|
||
# Clean | 16| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:11|
|
||
# Clean | 17| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:11|
|
||
# Route | 18| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:11|
|
||
# Clean | 19| 3| 7| 0| 1580| 325| 0| 0| | 0:00:03| 0:00:14|
|
||
# Clean | 20| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:15|
|
||
# Conflicts between polygon wires and fixed objects: 0
|
||
# Stub Violations: 0
|
||
# Net Order Violations: 0
|
||
# Diffpair Uncoupled Length Violations: 0
|
||
# Diffpair Phase Tolerance Violations: 0
|
||
# Total layerset violations: 0
|
||
# Total layerset violations (exclude Fanout/Stagger/XNet Short side): 0
|
||
# Overall Routing Time: 0:00:15
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247768.3037 Horizontal 146443.2000 Vertical 119712.5000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Smart Route: Executing 50 route passes.
|
||
# Current time = Mon Mar 09 12:47:32 2015
|
||
#
|
||
# VIA TOP BOTTOM
|
||
#
|
||
# TOP ------ VIA
|
||
# BOTTOM VIA ------
|
||
#
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247768.3037 Horizontal 146443.2000 Vertical 119712.5000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Start Route Pass 1 of 50
|
||
# Routing 0 wires.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 0 Successes 0 Failures 0 Vias 325
|
||
# Cpu Time = 0:00:00 Elapsed Time = 0:00:00
|
||
# End Pass 1 of 50
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Smart Route: Smart_route progressing normally after 9 passes.
|
||
# Cpu Time = 0:00:02 Elapsed Time = 0:00:01
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# ROUTING HISTORY ================================================================
|
||
# Pass | Conflicts | | | | | |Red| CPU Time |
|
||
# Name |No.| Cross| Clear|Fail|Unrte| Vias|XTalk|Len.| % | Pass | Total |
|
||
#----------+---+------+------+----+-----+-----+-----+----+---+---------+---------|
|
||
# Route | 1| 4| 8| 0| 1580| 330| 0| 0| 0| 0:00:01| 0:00:01|
|
||
# Route | 2| 3| 7| 0| 1580| 330| 0| 0| 16| 0:00:01| 0:00:02|
|
||
# Route | 3| 3| 7| 0| 1580| 330| 0| 0| 0| 0:00:00| 0:00:02|
|
||
# Clean | 4| 3| 7| 0| 1580| 329| 0| 0| | 0:00:00| 0:00:02|
|
||
# Clean | 5| 3| 7| 0| 1580| 328| 0| 0| | 0:00:00| 0:00:02|
|
||
# Route | 6| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:03|
|
||
# Clean | 7| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:04|
|
||
# Clean | 8| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:05|
|
||
# Route | 9| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:06|
|
||
# Clean | 10| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:07|
|
||
# Clean | 11| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:08|
|
||
# Route | 12| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:08|
|
||
# Clean | 13| 3| 7| 0| 1580| 326| 0| 0| | 0:00:00| 0:00:08|
|
||
# Clean | 14| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:09|
|
||
# Route | 15| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:10|
|
||
# Clean | 16| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:11|
|
||
# Clean | 17| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:11|
|
||
# Route | 18| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:11|
|
||
# Clean | 19| 3| 7| 0| 1580| 325| 0| 0| | 0:00:03| 0:00:14|
|
||
# Clean | 20| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:15|
|
||
# Route | 21| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:15|
|
||
# Conflicts between polygon wires and fixed objects: 0
|
||
# Stub Violations: 0
|
||
# Net Order Violations: 0
|
||
# Diffpair Uncoupled Length Violations: 0
|
||
# Diffpair Phase Tolerance Violations: 0
|
||
# Total layerset violations: 0
|
||
# Total layerset violations (exclude Fanout/Stagger/XNet Short side): 0
|
||
# Overall Routing Time: 0:00:15
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247768.3037 Horizontal 146443.2000 Vertical 119712.5000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Smart Route: Executing 2 clean passes.
|
||
# Current time = Mon Mar 09 12:47:34 2015
|
||
#
|
||
# VIA TOP BOTTOM
|
||
#
|
||
# TOP ------ VIA
|
||
# BOTTOM VIA ------
|
||
#
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247768.3037 Horizontal 146443.2000 Vertical 119712.5000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Start Clean Pass 1 of 2
|
||
# Routing 78 wires.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 67 Successes 67 Failures 0 Vias 325
|
||
# Cpu Time = 0:00:00 Elapsed Time = 0:00:01
|
||
# End Pass 1 of 2
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Start Clean Pass 2 of 2
|
||
# Routing 78 wires.
|
||
# 0 bend points have been removed.
|
||
# 0 bend points have been removed.
|
||
# 0 bend points have been removed.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 67 Successes 67 Failures 0 Vias 325
|
||
# Cpu Time = 0:00:01 Elapsed Time = 0:00:01
|
||
# End Pass 2 of 2
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Cpu Time = 0:00:02 Elapsed Time = 0:00:03
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# ROUTING HISTORY ================================================================
|
||
# Pass | Conflicts | | | | | |Red| CPU Time |
|
||
# Name |No.| Cross| Clear|Fail|Unrte| Vias|XTalk|Len.| % | Pass | Total |
|
||
#----------+---+------+------+----+-----+-----+-----+----+---+---------+---------|
|
||
# Route | 1| 4| 8| 0| 1580| 330| 0| 0| 0| 0:00:01| 0:00:01|
|
||
# Route | 2| 3| 7| 0| 1580| 330| 0| 0| 16| 0:00:01| 0:00:02|
|
||
# Route | 3| 3| 7| 0| 1580| 330| 0| 0| 0| 0:00:00| 0:00:02|
|
||
# Clean | 4| 3| 7| 0| 1580| 329| 0| 0| | 0:00:00| 0:00:02|
|
||
# Clean | 5| 3| 7| 0| 1580| 328| 0| 0| | 0:00:00| 0:00:02|
|
||
# Route | 6| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:03|
|
||
# Clean | 7| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:04|
|
||
# Clean | 8| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:05|
|
||
# Route | 9| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:06|
|
||
# Clean | 10| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:07|
|
||
# Clean | 11| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:08|
|
||
# Route | 12| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:08|
|
||
# Clean | 13| 3| 7| 0| 1580| 326| 0| 0| | 0:00:00| 0:00:08|
|
||
# Clean | 14| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:09|
|
||
# Route | 15| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:10|
|
||
# Clean | 16| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:11|
|
||
# Clean | 17| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:11|
|
||
# Route | 18| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:11|
|
||
# Clean | 19| 3| 7| 0| 1580| 325| 0| 0| | 0:00:03| 0:00:14|
|
||
# Clean | 20| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:15|
|
||
# Route | 21| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:15|
|
||
# Clean | 22| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:15|
|
||
# Clean | 23| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:16|
|
||
# Conflicts between polygon wires and fixed objects: 0
|
||
# Stub Violations: 0
|
||
# Net Order Violations: 0
|
||
# Diffpair Uncoupled Length Violations: 0
|
||
# Diffpair Phase Tolerance Violations: 0
|
||
# Total layerset violations: 0
|
||
# Total layerset violations (exclude Fanout/Stagger/XNet Short side): 0
|
||
# Overall Routing Time: 0:00:16
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Smart Route: Executing 50 route passes.
|
||
# Current time = Mon Mar 09 12:47:38 2015
|
||
#
|
||
# VIA TOP BOTTOM
|
||
#
|
||
# TOP ------ VIA
|
||
# BOTTOM VIA ------
|
||
#
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Start Route Pass 1 of 50
|
||
# Routing 0 wires.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 0 Successes 0 Failures 0 Vias 325
|
||
# Cpu Time = 0:00:01 Elapsed Time = 0:00:01
|
||
# End Pass 1 of 50
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Smart Route: Smart_route progressing normally after 10 passes.
|
||
# Cpu Time = 0:00:01 Elapsed Time = 0:00:01
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# ROUTING HISTORY ================================================================
|
||
# Pass | Conflicts | | | | | |Red| CPU Time |
|
||
# Name |No.| Cross| Clear|Fail|Unrte| Vias|XTalk|Len.| % | Pass | Total |
|
||
#----------+---+------+------+----+-----+-----+-----+----+---+---------+---------|
|
||
# Route | 1| 4| 8| 0| 1580| 330| 0| 0| 0| 0:00:01| 0:00:01|
|
||
# Route | 2| 3| 7| 0| 1580| 330| 0| 0| 16| 0:00:01| 0:00:02|
|
||
# Route | 3| 3| 7| 0| 1580| 330| 0| 0| 0| 0:00:00| 0:00:02|
|
||
# Clean | 4| 3| 7| 0| 1580| 329| 0| 0| | 0:00:00| 0:00:02|
|
||
# Clean | 5| 3| 7| 0| 1580| 328| 0| 0| | 0:00:00| 0:00:02|
|
||
# Route | 6| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:03|
|
||
# Clean | 7| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:04|
|
||
# Clean | 8| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:05|
|
||
# Route | 9| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:06|
|
||
# Clean | 10| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:07|
|
||
# Clean | 11| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:08|
|
||
# Route | 12| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:08|
|
||
# Clean | 13| 3| 7| 0| 1580| 326| 0| 0| | 0:00:00| 0:00:08|
|
||
# Clean | 14| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:09|
|
||
# Route | 15| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:10|
|
||
# Clean | 16| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:11|
|
||
# Clean | 17| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:11|
|
||
# Route | 18| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:11|
|
||
# Clean | 19| 3| 7| 0| 1580| 325| 0| 0| | 0:00:03| 0:00:14|
|
||
# Clean | 20| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:15|
|
||
# Route | 21| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:15|
|
||
# Clean | 22| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:15|
|
||
# Clean | 23| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:16|
|
||
# Route | 24| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:17|
|
||
# Conflicts between polygon wires and fixed objects: 0
|
||
# Stub Violations: 0
|
||
# Net Order Violations: 0
|
||
# Diffpair Uncoupled Length Violations: 0
|
||
# Diffpair Phase Tolerance Violations: 0
|
||
# Total layerset violations: 0
|
||
# Total layerset violations (exclude Fanout/Stagger/XNet Short side): 0
|
||
# Overall Routing Time: 0:00:17
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Smart Route: Executing 2 clean passes.
|
||
# Current time = Mon Mar 09 12:47:40 2015
|
||
#
|
||
# VIA TOP BOTTOM
|
||
#
|
||
# TOP ------ VIA
|
||
# BOTTOM VIA ------
|
||
#
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Start Clean Pass 1 of 2
|
||
# Routing 78 wires.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 67 Successes 67 Failures 0 Vias 325
|
||
# Cpu Time = 0:00:01 Elapsed Time = 0:00:00
|
||
# End Pass 1 of 2
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Start Clean Pass 2 of 2
|
||
# Routing 78 wires.
|
||
# 0 bend points have been removed.
|
||
# 0 bend points have been removed.
|
||
# 0 bend points have been removed.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 67 Successes 67 Failures 0 Vias 325
|
||
# Cpu Time = 0:00:00 Elapsed Time = 0:00:00
|
||
# End Pass 2 of 2
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Cpu Time = 0:00:02 Elapsed Time = 0:00:03
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# ROUTING HISTORY ================================================================
|
||
# Pass | Conflicts | | | | | |Red| CPU Time |
|
||
# Name |No.| Cross| Clear|Fail|Unrte| Vias|XTalk|Len.| % | Pass | Total |
|
||
#----------+---+------+------+----+-----+-----+-----+----+---+---------+---------|
|
||
# Route | 1| 4| 8| 0| 1580| 330| 0| 0| 0| 0:00:01| 0:00:01|
|
||
# Route | 2| 3| 7| 0| 1580| 330| 0| 0| 16| 0:00:01| 0:00:02|
|
||
# Route | 3| 3| 7| 0| 1580| 330| 0| 0| 0| 0:00:00| 0:00:02|
|
||
# Clean | 4| 3| 7| 0| 1580| 329| 0| 0| | 0:00:00| 0:00:02|
|
||
# Clean | 5| 3| 7| 0| 1580| 328| 0| 0| | 0:00:00| 0:00:02|
|
||
# Route | 6| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:03|
|
||
# Clean | 7| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:04|
|
||
# Clean | 8| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:05|
|
||
# Route | 9| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:06|
|
||
# Clean | 10| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:07|
|
||
# Clean | 11| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:08|
|
||
# Route | 12| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:08|
|
||
# Clean | 13| 3| 7| 0| 1580| 326| 0| 0| | 0:00:00| 0:00:08|
|
||
# Clean | 14| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:09|
|
||
# Route | 15| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:10|
|
||
# Clean | 16| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:11|
|
||
# Clean | 17| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:11|
|
||
# Route | 18| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:11|
|
||
# Clean | 19| 3| 7| 0| 1580| 325| 0| 0| | 0:00:03| 0:00:14|
|
||
# Clean | 20| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:15|
|
||
# Route | 21| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:15|
|
||
# Clean | 22| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:15|
|
||
# Clean | 23| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:16|
|
||
# Route | 24| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:17|
|
||
# Clean | 25| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:18|
|
||
# Clean | 26| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:18|
|
||
# Conflicts between polygon wires and fixed objects: 0
|
||
# Stub Violations: 0
|
||
# Net Order Violations: 0
|
||
# Diffpair Uncoupled Length Violations: 0
|
||
# Diffpair Phase Tolerance Violations: 0
|
||
# Total layerset violations: 0
|
||
# Total layerset violations (exclude Fanout/Stagger/XNet Short side): 0
|
||
# Overall Routing Time: 0:00:18
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Smart Route: Executing 50 route passes.
|
||
# Current time = Mon Mar 09 12:47:43 2015
|
||
#
|
||
# VIA TOP BOTTOM
|
||
#
|
||
# TOP ------ VIA
|
||
# BOTTOM VIA ------
|
||
#
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Start Route Pass 1 of 50
|
||
# Routing 0 wires.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 0 Successes 0 Failures 0 Vias 325
|
||
# Cpu Time = 0:00:00 Elapsed Time = 0:00:01
|
||
# End Pass 1 of 50
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Smart Route: Smart_route progressing normally after 11 passes.
|
||
# Cpu Time = 0:00:01 Elapsed Time = 0:00:02
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# ROUTING HISTORY ================================================================
|
||
# Pass | Conflicts | | | | | |Red| CPU Time |
|
||
# Name |No.| Cross| Clear|Fail|Unrte| Vias|XTalk|Len.| % | Pass | Total |
|
||
#----------+---+------+------+----+-----+-----+-----+----+---+---------+---------|
|
||
# Route | 1| 4| 8| 0| 1580| 330| 0| 0| 0| 0:00:01| 0:00:01|
|
||
# Route | 2| 3| 7| 0| 1580| 330| 0| 0| 16| 0:00:01| 0:00:02|
|
||
# Route | 3| 3| 7| 0| 1580| 330| 0| 0| 0| 0:00:00| 0:00:02|
|
||
# Clean | 4| 3| 7| 0| 1580| 329| 0| 0| | 0:00:00| 0:00:02|
|
||
# Clean | 5| 3| 7| 0| 1580| 328| 0| 0| | 0:00:00| 0:00:02|
|
||
# Route | 6| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:03|
|
||
# Clean | 7| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:04|
|
||
# Clean | 8| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:05|
|
||
# Route | 9| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:06|
|
||
# Clean | 10| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:07|
|
||
# Clean | 11| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:08|
|
||
# Route | 12| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:08|
|
||
# Clean | 13| 3| 7| 0| 1580| 326| 0| 0| | 0:00:00| 0:00:08|
|
||
# Clean | 14| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:09|
|
||
# Route | 15| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:10|
|
||
# Clean | 16| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:11|
|
||
# Clean | 17| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:11|
|
||
# Route | 18| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:11|
|
||
# Clean | 19| 3| 7| 0| 1580| 325| 0| 0| | 0:00:03| 0:00:14|
|
||
# Clean | 20| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:15|
|
||
# Route | 21| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:15|
|
||
# Clean | 22| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:15|
|
||
# Clean | 23| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:16|
|
||
# Route | 24| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:17|
|
||
# Clean | 25| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:18|
|
||
# Clean | 26| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:18|
|
||
# Route | 27| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:18|
|
||
# Conflicts between polygon wires and fixed objects: 0
|
||
# Stub Violations: 0
|
||
# Net Order Violations: 0
|
||
# Diffpair Uncoupled Length Violations: 0
|
||
# Diffpair Phase Tolerance Violations: 0
|
||
# Total layerset violations: 0
|
||
# Total layerset violations (exclude Fanout/Stagger/XNet Short side): 0
|
||
# Overall Routing Time: 0:00:18
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Smart Route: Executing 2 clean passes.
|
||
# Current time = Mon Mar 09 12:47:46 2015
|
||
#
|
||
# VIA TOP BOTTOM
|
||
#
|
||
# TOP ------ VIA
|
||
# BOTTOM VIA ------
|
||
#
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Start Clean Pass 1 of 2
|
||
# Routing 78 wires.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 67 Successes 67 Failures 0 Vias 325
|
||
# Cpu Time = 0:00:01 Elapsed Time = 0:00:00
|
||
# End Pass 1 of 2
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Start Clean Pass 2 of 2
|
||
# Routing 78 wires.
|
||
# 0 bend points have been removed.
|
||
# 0 bend points have been removed.
|
||
# 0 bend points have been removed.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 67 Successes 67 Failures 0 Vias 325
|
||
# Cpu Time = 0:00:01 Elapsed Time = 0:00:00
|
||
# End Pass 2 of 2
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Cpu Time = 0:00:02 Elapsed Time = 0:00:03
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# ROUTING HISTORY ================================================================
|
||
# Pass | Conflicts | | | | | |Red| CPU Time |
|
||
# Name |No.| Cross| Clear|Fail|Unrte| Vias|XTalk|Len.| % | Pass | Total |
|
||
#----------+---+------+------+----+-----+-----+-----+----+---+---------+---------|
|
||
# Route | 1| 4| 8| 0| 1580| 330| 0| 0| 0| 0:00:01| 0:00:01|
|
||
# Route | 2| 3| 7| 0| 1580| 330| 0| 0| 16| 0:00:01| 0:00:02|
|
||
# Route | 3| 3| 7| 0| 1580| 330| 0| 0| 0| 0:00:00| 0:00:02|
|
||
# Clean | 4| 3| 7| 0| 1580| 329| 0| 0| | 0:00:00| 0:00:02|
|
||
# Clean | 5| 3| 7| 0| 1580| 328| 0| 0| | 0:00:00| 0:00:02|
|
||
# Route | 6| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:03|
|
||
# Clean | 7| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:04|
|
||
# Clean | 8| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:05|
|
||
# Route | 9| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:06|
|
||
# Clean | 10| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:07|
|
||
# Clean | 11| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:08|
|
||
# Route | 12| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:08|
|
||
# Clean | 13| 3| 7| 0| 1580| 326| 0| 0| | 0:00:00| 0:00:08|
|
||
# Clean | 14| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:09|
|
||
# Route | 15| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:10|
|
||
# Clean | 16| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:11|
|
||
# Clean | 17| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:11|
|
||
# Route | 18| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:11|
|
||
# Clean | 19| 3| 7| 0| 1580| 325| 0| 0| | 0:00:03| 0:00:14|
|
||
# Clean | 20| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:15|
|
||
# Route | 21| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:15|
|
||
# Clean | 22| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:15|
|
||
# Clean | 23| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:16|
|
||
# Route | 24| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:17|
|
||
# Clean | 25| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:18|
|
||
# Clean | 26| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:18|
|
||
# Route | 27| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:18|
|
||
# Clean | 28| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:19|
|
||
# Clean | 29| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:20|
|
||
# Conflicts between polygon wires and fixed objects: 0
|
||
# Stub Violations: 0
|
||
# Net Order Violations: 0
|
||
# Diffpair Uncoupled Length Violations: 0
|
||
# Diffpair Phase Tolerance Violations: 0
|
||
# Total layerset violations: 0
|
||
# Total layerset violations (exclude Fanout/Stagger/XNet Short side): 0
|
||
# Overall Routing Time: 0:00:20
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Smart Route: Executing 50 route passes.
|
||
# Current time = Mon Mar 09 12:47:49 2015
|
||
#
|
||
# VIA TOP BOTTOM
|
||
#
|
||
# TOP ------ VIA
|
||
# BOTTOM VIA ------
|
||
#
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Start Route Pass 1 of 50
|
||
# Routing 0 wires.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 0 Successes 0 Failures 0 Vias 325
|
||
# Cpu Time = 0:00:00 Elapsed Time = 0:00:01
|
||
# End Pass 1 of 50
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Smart Route: Smart_route progressing normally after 12 passes.
|
||
# Cpu Time = 0:00:02 Elapsed Time = 0:00:02
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# ROUTING HISTORY ================================================================
|
||
# Pass | Conflicts | | | | | |Red| CPU Time |
|
||
# Name |No.| Cross| Clear|Fail|Unrte| Vias|XTalk|Len.| % | Pass | Total |
|
||
#----------+---+------+------+----+-----+-----+-----+----+---+---------+---------|
|
||
# Route | 1| 4| 8| 0| 1580| 330| 0| 0| 0| 0:00:01| 0:00:01|
|
||
# Route | 2| 3| 7| 0| 1580| 330| 0| 0| 16| 0:00:01| 0:00:02|
|
||
# Route | 3| 3| 7| 0| 1580| 330| 0| 0| 0| 0:00:00| 0:00:02|
|
||
# Clean | 4| 3| 7| 0| 1580| 329| 0| 0| | 0:00:00| 0:00:02|
|
||
# Clean | 5| 3| 7| 0| 1580| 328| 0| 0| | 0:00:00| 0:00:02|
|
||
# Route | 6| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:03|
|
||
# Clean | 7| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:04|
|
||
# Clean | 8| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:05|
|
||
# Route | 9| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:06|
|
||
# Clean | 10| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:07|
|
||
# Clean | 11| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:08|
|
||
# Route | 12| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:08|
|
||
# Clean | 13| 3| 7| 0| 1580| 326| 0| 0| | 0:00:00| 0:00:08|
|
||
# Clean | 14| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:09|
|
||
# Route | 15| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:10|
|
||
# Clean | 16| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:11|
|
||
# Clean | 17| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:11|
|
||
# Route | 18| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:11|
|
||
# Clean | 19| 3| 7| 0| 1580| 325| 0| 0| | 0:00:03| 0:00:14|
|
||
# Clean | 20| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:15|
|
||
# Route | 21| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:15|
|
||
# Clean | 22| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:15|
|
||
# Clean | 23| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:16|
|
||
# Route | 24| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:17|
|
||
# Clean | 25| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:18|
|
||
# Clean | 26| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:18|
|
||
# Route | 27| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:18|
|
||
# Clean | 28| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:19|
|
||
# Clean | 29| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:20|
|
||
# Route | 30| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:20|
|
||
# Conflicts between polygon wires and fixed objects: 0
|
||
# Stub Violations: 0
|
||
# Net Order Violations: 0
|
||
# Diffpair Uncoupled Length Violations: 0
|
||
# Diffpair Phase Tolerance Violations: 0
|
||
# Total layerset violations: 0
|
||
# Total layerset violations (exclude Fanout/Stagger/XNet Short side): 0
|
||
# Overall Routing Time: 0:00:20
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Smart Route: Executing 2 clean passes.
|
||
# Current time = Mon Mar 09 12:47:52 2015
|
||
#
|
||
# VIA TOP BOTTOM
|
||
#
|
||
# TOP ------ VIA
|
||
# BOTTOM VIA ------
|
||
#
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Start Clean Pass 1 of 2
|
||
# Routing 78 wires.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 67 Successes 67 Failures 0 Vias 325
|
||
# Cpu Time = 0:00:00 Elapsed Time = 0:00:01
|
||
# End Pass 1 of 2
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Start Clean Pass 2 of 2
|
||
# Routing 78 wires.
|
||
# 0 bend points have been removed.
|
||
# 0 bend points have been removed.
|
||
# 0 bend points have been removed.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 67 Successes 67 Failures 0 Vias 325
|
||
# Cpu Time = 0:00:01 Elapsed Time = 0:00:01
|
||
# End Pass 2 of 2
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Cpu Time = 0:00:02 Elapsed Time = 0:00:02
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# ROUTING HISTORY ================================================================
|
||
# Pass | Conflicts | | | | | |Red| CPU Time |
|
||
# Name |No.| Cross| Clear|Fail|Unrte| Vias|XTalk|Len.| % | Pass | Total |
|
||
#----------+---+------+------+----+-----+-----+-----+----+---+---------+---------|
|
||
# Route | 1| 4| 8| 0| 1580| 330| 0| 0| 0| 0:00:01| 0:00:01|
|
||
# Route | 2| 3| 7| 0| 1580| 330| 0| 0| 16| 0:00:01| 0:00:02|
|
||
# Route | 3| 3| 7| 0| 1580| 330| 0| 0| 0| 0:00:00| 0:00:02|
|
||
# Clean | 4| 3| 7| 0| 1580| 329| 0| 0| | 0:00:00| 0:00:02|
|
||
# Clean | 5| 3| 7| 0| 1580| 328| 0| 0| | 0:00:00| 0:00:02|
|
||
# Route | 6| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:03|
|
||
# Clean | 7| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:04|
|
||
# Clean | 8| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:05|
|
||
# Route | 9| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:06|
|
||
# Clean | 10| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:07|
|
||
# Clean | 11| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:08|
|
||
# Route | 12| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:08|
|
||
# Clean | 13| 3| 7| 0| 1580| 326| 0| 0| | 0:00:00| 0:00:08|
|
||
# Clean | 14| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:09|
|
||
# Route | 15| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:10|
|
||
# Clean | 16| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:11|
|
||
# Clean | 17| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:11|
|
||
# Route | 18| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:11|
|
||
# Clean | 19| 3| 7| 0| 1580| 325| 0| 0| | 0:00:03| 0:00:14|
|
||
# Clean | 20| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:15|
|
||
# Route | 21| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:15|
|
||
# Clean | 22| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:15|
|
||
# Clean | 23| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:16|
|
||
# Route | 24| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:17|
|
||
# Clean | 25| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:18|
|
||
# Clean | 26| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:18|
|
||
# Route | 27| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:18|
|
||
# Clean | 28| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:19|
|
||
# Clean | 29| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:20|
|
||
# Route | 30| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:20|
|
||
# Clean | 31| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:20|
|
||
# Clean | 32| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:21|
|
||
# Conflicts between polygon wires and fixed objects: 0
|
||
# Stub Violations: 0
|
||
# Net Order Violations: 0
|
||
# Diffpair Uncoupled Length Violations: 0
|
||
# Diffpair Phase Tolerance Violations: 0
|
||
# Total layerset violations: 0
|
||
# Total layerset violations (exclude Fanout/Stagger/XNet Short side): 0
|
||
# Overall Routing Time: 0:00:21
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Smart Route: Executing 50 route passes.
|
||
# Current time = Mon Mar 09 12:47:55 2015
|
||
#
|
||
# VIA TOP BOTTOM
|
||
#
|
||
# TOP ------ VIA
|
||
# BOTTOM VIA ------
|
||
#
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Start Route Pass 1 of 50
|
||
# Routing 0 wires.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 0 Successes 0 Failures 0 Vias 325
|
||
# Cpu Time = 0:00:00 Elapsed Time = 0:00:00
|
||
# End Pass 1 of 50
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Smart Route: Smart_route progressing normally after 13 passes.
|
||
# Cpu Time = 0:00:02 Elapsed Time = 0:00:02
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# ROUTING HISTORY ================================================================
|
||
# Pass | Conflicts | | | | | |Red| CPU Time |
|
||
# Name |No.| Cross| Clear|Fail|Unrte| Vias|XTalk|Len.| % | Pass | Total |
|
||
#----------+---+------+------+----+-----+-----+-----+----+---+---------+---------|
|
||
# Route | 1| 4| 8| 0| 1580| 330| 0| 0| 0| 0:00:01| 0:00:01|
|
||
# Route | 2| 3| 7| 0| 1580| 330| 0| 0| 16| 0:00:01| 0:00:02|
|
||
# Route | 3| 3| 7| 0| 1580| 330| 0| 0| 0| 0:00:00| 0:00:02|
|
||
# Clean | 4| 3| 7| 0| 1580| 329| 0| 0| | 0:00:00| 0:00:02|
|
||
# Clean | 5| 3| 7| 0| 1580| 328| 0| 0| | 0:00:00| 0:00:02|
|
||
# Route | 6| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:03|
|
||
# Clean | 7| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:04|
|
||
# Clean | 8| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:05|
|
||
# Route | 9| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:06|
|
||
# Clean | 10| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:07|
|
||
# Clean | 11| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:08|
|
||
# Route | 12| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:08|
|
||
# Clean | 13| 3| 7| 0| 1580| 326| 0| 0| | 0:00:00| 0:00:08|
|
||
# Clean | 14| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:09|
|
||
# Route | 15| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:10|
|
||
# Clean | 16| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:11|
|
||
# Clean | 17| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:11|
|
||
# Route | 18| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:11|
|
||
# Clean | 19| 3| 7| 0| 1580| 325| 0| 0| | 0:00:03| 0:00:14|
|
||
# Clean | 20| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:15|
|
||
# Route | 21| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:15|
|
||
# Clean | 22| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:15|
|
||
# Clean | 23| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:16|
|
||
# Route | 24| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:17|
|
||
# Clean | 25| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:18|
|
||
# Clean | 26| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:18|
|
||
# Route | 27| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:18|
|
||
# Clean | 28| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:19|
|
||
# Clean | 29| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:20|
|
||
# Route | 30| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:20|
|
||
# Clean | 31| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:20|
|
||
# Clean | 32| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:21|
|
||
# Route | 33| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:21|
|
||
# Conflicts between polygon wires and fixed objects: 0
|
||
# Stub Violations: 0
|
||
# Net Order Violations: 0
|
||
# Diffpair Uncoupled Length Violations: 0
|
||
# Diffpair Phase Tolerance Violations: 0
|
||
# Total layerset violations: 0
|
||
# Total layerset violations (exclude Fanout/Stagger/XNet Short side): 0
|
||
# Overall Routing Time: 0:00:21
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Smart Route: Executing 2 clean passes.
|
||
# Current time = Mon Mar 09 12:47:57 2015
|
||
#
|
||
# VIA TOP BOTTOM
|
||
#
|
||
# TOP ------ VIA
|
||
# BOTTOM VIA ------
|
||
#
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Start Clean Pass 1 of 2
|
||
# Routing 78 wires.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 67 Successes 67 Failures 0 Vias 325
|
||
# Cpu Time = 0:00:00 Elapsed Time = 0:00:01
|
||
# End Pass 1 of 2
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Start Clean Pass 2 of 2
|
||
# Routing 78 wires.
|
||
# 0 bend points have been removed.
|
||
# 0 bend points have been removed.
|
||
# 0 bend points have been removed.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 67 Successes 67 Failures 0 Vias 325
|
||
# Cpu Time = 0:00:01 Elapsed Time = 0:00:00
|
||
# End Pass 2 of 2
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Cpu Time = 0:00:02 Elapsed Time = 0:00:03
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# ROUTING HISTORY ================================================================
|
||
# Pass | Conflicts | | | | | |Red| CPU Time |
|
||
# Name |No.| Cross| Clear|Fail|Unrte| Vias|XTalk|Len.| % | Pass | Total |
|
||
#----------+---+------+------+----+-----+-----+-----+----+---+---------+---------|
|
||
# Route | 1| 4| 8| 0| 1580| 330| 0| 0| 0| 0:00:01| 0:00:01|
|
||
# Route | 2| 3| 7| 0| 1580| 330| 0| 0| 16| 0:00:01| 0:00:02|
|
||
# Route | 3| 3| 7| 0| 1580| 330| 0| 0| 0| 0:00:00| 0:00:02|
|
||
# Clean | 4| 3| 7| 0| 1580| 329| 0| 0| | 0:00:00| 0:00:02|
|
||
# Clean | 5| 3| 7| 0| 1580| 328| 0| 0| | 0:00:00| 0:00:02|
|
||
# Route | 6| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:03|
|
||
# Clean | 7| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:04|
|
||
# Clean | 8| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:05|
|
||
# Route | 9| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:06|
|
||
# Clean | 10| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:07|
|
||
# Clean | 11| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:08|
|
||
# Route | 12| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:08|
|
||
# Clean | 13| 3| 7| 0| 1580| 326| 0| 0| | 0:00:00| 0:00:08|
|
||
# Clean | 14| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:09|
|
||
# Route | 15| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:10|
|
||
# Clean | 16| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:11|
|
||
# Clean | 17| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:11|
|
||
# Route | 18| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:11|
|
||
# Clean | 19| 3| 7| 0| 1580| 325| 0| 0| | 0:00:03| 0:00:14|
|
||
# Clean | 20| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:15|
|
||
# Route | 21| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:15|
|
||
# Clean | 22| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:15|
|
||
# Clean | 23| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:16|
|
||
# Route | 24| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:17|
|
||
# Clean | 25| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:18|
|
||
# Clean | 26| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:18|
|
||
# Route | 27| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:18|
|
||
# Clean | 28| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:19|
|
||
# Clean | 29| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:20|
|
||
# Route | 30| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:20|
|
||
# Clean | 31| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:20|
|
||
# Clean | 32| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:21|
|
||
# Route | 33| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:21|
|
||
# Clean | 34| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:21|
|
||
# Clean | 35| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:22|
|
||
# Conflicts between polygon wires and fixed objects: 0
|
||
# Stub Violations: 0
|
||
# Net Order Violations: 0
|
||
# Diffpair Uncoupled Length Violations: 0
|
||
# Diffpair Phase Tolerance Violations: 0
|
||
# Total layerset violations: 0
|
||
# Total layerset violations (exclude Fanout/Stagger/XNet Short side): 0
|
||
# Overall Routing Time: 0:00:22
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Smart Route: Executing 50 route passes.
|
||
# Current time = Mon Mar 09 12:48:00 2015
|
||
#
|
||
# VIA TOP BOTTOM
|
||
#
|
||
# TOP ------ VIA
|
||
# BOTTOM VIA ------
|
||
#
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Start Route Pass 1 of 50
|
||
# Routing 0 wires.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 0 Successes 0 Failures 0 Vias 325
|
||
# Cpu Time = 0:00:01 Elapsed Time = 0:00:01
|
||
# End Pass 1 of 50
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Smart Route: Smart_route progressing normally after 14 passes.
|
||
# Cpu Time = 0:00:02 Elapsed Time = 0:00:02
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# ROUTING HISTORY ================================================================
|
||
# Pass | Conflicts | | | | | |Red| CPU Time |
|
||
# Name |No.| Cross| Clear|Fail|Unrte| Vias|XTalk|Len.| % | Pass | Total |
|
||
#----------+---+------+------+----+-----+-----+-----+----+---+---------+---------|
|
||
# Route | 1| 4| 8| 0| 1580| 330| 0| 0| 0| 0:00:01| 0:00:01|
|
||
# Route | 2| 3| 7| 0| 1580| 330| 0| 0| 16| 0:00:01| 0:00:02|
|
||
# Route | 3| 3| 7| 0| 1580| 330| 0| 0| 0| 0:00:00| 0:00:02|
|
||
# Clean | 4| 3| 7| 0| 1580| 329| 0| 0| | 0:00:00| 0:00:02|
|
||
# Clean | 5| 3| 7| 0| 1580| 328| 0| 0| | 0:00:00| 0:00:02|
|
||
# Route | 6| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:03|
|
||
# Clean | 7| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:04|
|
||
# Clean | 8| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:05|
|
||
# Route | 9| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:06|
|
||
# Clean | 10| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:07|
|
||
# Clean | 11| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:08|
|
||
# Route | 12| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:08|
|
||
# Clean | 13| 3| 7| 0| 1580| 326| 0| 0| | 0:00:00| 0:00:08|
|
||
# Clean | 14| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:09|
|
||
# Route | 15| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:10|
|
||
# Clean | 16| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:11|
|
||
# Clean | 17| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:11|
|
||
# Route | 18| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:11|
|
||
# Clean | 19| 3| 7| 0| 1580| 325| 0| 0| | 0:00:03| 0:00:14|
|
||
# Clean | 20| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:15|
|
||
# Route | 21| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:15|
|
||
# Clean | 22| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:15|
|
||
# Clean | 23| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:16|
|
||
# Route | 24| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:17|
|
||
# Clean | 25| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:18|
|
||
# Clean | 26| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:18|
|
||
# Route | 27| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:18|
|
||
# Clean | 28| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:19|
|
||
# Clean | 29| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:20|
|
||
# Route | 30| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:20|
|
||
# Clean | 31| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:20|
|
||
# Clean | 32| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:21|
|
||
# Route | 33| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:21|
|
||
# Clean | 34| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:21|
|
||
# Clean | 35| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:22|
|
||
# Route | 36| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:23|
|
||
# Conflicts between polygon wires and fixed objects: 0
|
||
# Stub Violations: 0
|
||
# Net Order Violations: 0
|
||
# Diffpair Uncoupled Length Violations: 0
|
||
# Diffpair Phase Tolerance Violations: 0
|
||
# Total layerset violations: 0
|
||
# Total layerset violations (exclude Fanout/Stagger/XNet Short side): 0
|
||
# Overall Routing Time: 0:00:23
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Smart Route: Executing 2 clean passes.
|
||
# Current time = Mon Mar 09 12:48:03 2015
|
||
#
|
||
# VIA TOP BOTTOM
|
||
#
|
||
# TOP ------ VIA
|
||
# BOTTOM VIA ------
|
||
#
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Start Clean Pass 1 of 2
|
||
# Routing 78 wires.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 67 Successes 67 Failures 0 Vias 325
|
||
# Cpu Time = 0:00:00 Elapsed Time = 0:00:00
|
||
# End Pass 1 of 2
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Start Clean Pass 2 of 2
|
||
# Routing 78 wires.
|
||
# 0 bend points have been removed.
|
||
# 0 bend points have been removed.
|
||
# 0 bend points have been removed.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 67 Successes 67 Failures 0 Vias 325
|
||
# Cpu Time = 0:00:00 Elapsed Time = 0:00:01
|
||
# End Pass 2 of 2
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Cpu Time = 0:00:02 Elapsed Time = 0:00:02
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# ROUTING HISTORY ================================================================
|
||
# Pass | Conflicts | | | | | |Red| CPU Time |
|
||
# Name |No.| Cross| Clear|Fail|Unrte| Vias|XTalk|Len.| % | Pass | Total |
|
||
#----------+---+------+------+----+-----+-----+-----+----+---+---------+---------|
|
||
# Route | 1| 4| 8| 0| 1580| 330| 0| 0| 0| 0:00:01| 0:00:01|
|
||
# Route | 2| 3| 7| 0| 1580| 330| 0| 0| 16| 0:00:01| 0:00:02|
|
||
# Route | 3| 3| 7| 0| 1580| 330| 0| 0| 0| 0:00:00| 0:00:02|
|
||
# Clean | 4| 3| 7| 0| 1580| 329| 0| 0| | 0:00:00| 0:00:02|
|
||
# Clean | 5| 3| 7| 0| 1580| 328| 0| 0| | 0:00:00| 0:00:02|
|
||
# Route | 6| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:03|
|
||
# Clean | 7| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:04|
|
||
# Clean | 8| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:05|
|
||
# Route | 9| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:06|
|
||
# Clean | 10| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:07|
|
||
# Clean | 11| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:08|
|
||
# Route | 12| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:08|
|
||
# Clean | 13| 3| 7| 0| 1580| 326| 0| 0| | 0:00:00| 0:00:08|
|
||
# Clean | 14| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:09|
|
||
# Route | 15| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:10|
|
||
# Clean | 16| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:11|
|
||
# Clean | 17| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:11|
|
||
# Route | 18| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:11|
|
||
# Clean | 19| 3| 7| 0| 1580| 325| 0| 0| | 0:00:03| 0:00:14|
|
||
# Clean | 20| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:15|
|
||
# Route | 21| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:15|
|
||
# Clean | 22| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:15|
|
||
# Clean | 23| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:16|
|
||
# Route | 24| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:17|
|
||
# Clean | 25| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:18|
|
||
# Clean | 26| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:18|
|
||
# Route | 27| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:18|
|
||
# Clean | 28| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:19|
|
||
# Clean | 29| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:20|
|
||
# Route | 30| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:20|
|
||
# Clean | 31| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:20|
|
||
# Clean | 32| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:21|
|
||
# Route | 33| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:21|
|
||
# Clean | 34| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:21|
|
||
# Clean | 35| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:22|
|
||
# Route | 36| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:23|
|
||
# Clean | 37| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:23|
|
||
# Clean | 38| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:23|
|
||
# Conflicts between polygon wires and fixed objects: 0
|
||
# Stub Violations: 0
|
||
# Net Order Violations: 0
|
||
# Diffpair Uncoupled Length Violations: 0
|
||
# Diffpair Phase Tolerance Violations: 0
|
||
# Total layerset violations: 0
|
||
# Total layerset violations (exclude Fanout/Stagger/XNet Short side): 0
|
||
# Overall Routing Time: 0:00:23
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Smart Route: Executing 50 route passes.
|
||
# Current time = Mon Mar 09 12:48:06 2015
|
||
#
|
||
# VIA TOP BOTTOM
|
||
#
|
||
# TOP ------ VIA
|
||
# BOTTOM VIA ------
|
||
#
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Start Route Pass 1 of 50
|
||
# Routing 0 wires.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 0 Successes 0 Failures 0 Vias 325
|
||
# Cpu Time = 0:00:01 Elapsed Time = 0:00:00
|
||
# End Pass 1 of 50
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Smart Route: Smart_route progressing normally after 15 passes.
|
||
# Cpu Time = 0:00:01 Elapsed Time = 0:00:02
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# ROUTING HISTORY ================================================================
|
||
# Pass | Conflicts | | | | | |Red| CPU Time |
|
||
# Name |No.| Cross| Clear|Fail|Unrte| Vias|XTalk|Len.| % | Pass | Total |
|
||
#----------+---+------+------+----+-----+-----+-----+----+---+---------+---------|
|
||
# Route | 1| 4| 8| 0| 1580| 330| 0| 0| 0| 0:00:01| 0:00:01|
|
||
# Route | 2| 3| 7| 0| 1580| 330| 0| 0| 16| 0:00:01| 0:00:02|
|
||
# Route | 3| 3| 7| 0| 1580| 330| 0| 0| 0| 0:00:00| 0:00:02|
|
||
# Clean | 4| 3| 7| 0| 1580| 329| 0| 0| | 0:00:00| 0:00:02|
|
||
# Clean | 5| 3| 7| 0| 1580| 328| 0| 0| | 0:00:00| 0:00:02|
|
||
# Route | 6| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:03|
|
||
# Clean | 7| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:04|
|
||
# Clean | 8| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:05|
|
||
# Route | 9| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:06|
|
||
# Clean | 10| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:07|
|
||
# Clean | 11| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:08|
|
||
# Route | 12| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:08|
|
||
# Clean | 13| 3| 7| 0| 1580| 326| 0| 0| | 0:00:00| 0:00:08|
|
||
# Clean | 14| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:09|
|
||
# Route | 15| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:10|
|
||
# Clean | 16| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:11|
|
||
# Clean | 17| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:11|
|
||
# Route | 18| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:11|
|
||
# Clean | 19| 3| 7| 0| 1580| 325| 0| 0| | 0:00:03| 0:00:14|
|
||
# Clean | 20| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:15|
|
||
# Route | 21| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:15|
|
||
# Clean | 22| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:15|
|
||
# Clean | 23| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:16|
|
||
# Route | 24| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:17|
|
||
# Clean | 25| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:18|
|
||
# Clean | 26| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:18|
|
||
# Route | 27| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:18|
|
||
# Clean | 28| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:19|
|
||
# Clean | 29| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:20|
|
||
# Route | 30| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:20|
|
||
# Clean | 31| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:20|
|
||
# Clean | 32| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:21|
|
||
# Route | 33| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:21|
|
||
# Clean | 34| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:21|
|
||
# Clean | 35| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:22|
|
||
# Route | 36| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:23|
|
||
# Clean | 37| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:23|
|
||
# Clean | 38| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:23|
|
||
# Route | 39| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:24|
|
||
# Conflicts between polygon wires and fixed objects: 0
|
||
# Stub Violations: 0
|
||
# Net Order Violations: 0
|
||
# Diffpair Uncoupled Length Violations: 0
|
||
# Diffpair Phase Tolerance Violations: 0
|
||
# Total layerset violations: 0
|
||
# Total layerset violations (exclude Fanout/Stagger/XNet Short side): 0
|
||
# Overall Routing Time: 0:00:24
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Smart Route: Executing 2 clean passes.
|
||
# Current time = Mon Mar 09 12:48:08 2015
|
||
#
|
||
# VIA TOP BOTTOM
|
||
#
|
||
# TOP ------ VIA
|
||
# BOTTOM VIA ------
|
||
#
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Start Clean Pass 1 of 2
|
||
# Routing 78 wires.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 67 Successes 67 Failures 0 Vias 325
|
||
# Cpu Time = 0:00:01 Elapsed Time = 0:00:01
|
||
# End Pass 1 of 2
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Start Clean Pass 2 of 2
|
||
# Routing 78 wires.
|
||
# 0 bend points have been removed.
|
||
# 0 bend points have been removed.
|
||
# 0 bend points have been removed.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 67 Successes 67 Failures 0 Vias 325
|
||
# Cpu Time = 0:00:00 Elapsed Time = 0:00:01
|
||
# End Pass 2 of 2
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Cpu Time = 0:00:02 Elapsed Time = 0:00:03
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# ROUTING HISTORY ================================================================
|
||
# Pass | Conflicts | | | | | |Red| CPU Time |
|
||
# Name |No.| Cross| Clear|Fail|Unrte| Vias|XTalk|Len.| % | Pass | Total |
|
||
#----------+---+------+------+----+-----+-----+-----+----+---+---------+---------|
|
||
# Route | 1| 4| 8| 0| 1580| 330| 0| 0| 0| 0:00:01| 0:00:01|
|
||
# Route | 2| 3| 7| 0| 1580| 330| 0| 0| 16| 0:00:01| 0:00:02|
|
||
# Route | 3| 3| 7| 0| 1580| 330| 0| 0| 0| 0:00:00| 0:00:02|
|
||
# Clean | 4| 3| 7| 0| 1580| 329| 0| 0| | 0:00:00| 0:00:02|
|
||
# Clean | 5| 3| 7| 0| 1580| 328| 0| 0| | 0:00:00| 0:00:02|
|
||
# Route | 6| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:03|
|
||
# Clean | 7| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:04|
|
||
# Clean | 8| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:05|
|
||
# Route | 9| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:06|
|
||
# Clean | 10| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:07|
|
||
# Clean | 11| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:08|
|
||
# Route | 12| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:08|
|
||
# Clean | 13| 3| 7| 0| 1580| 326| 0| 0| | 0:00:00| 0:00:08|
|
||
# Clean | 14| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:09|
|
||
# Route | 15| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:10|
|
||
# Clean | 16| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:11|
|
||
# Clean | 17| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:11|
|
||
# Route | 18| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:11|
|
||
# Clean | 19| 3| 7| 0| 1580| 325| 0| 0| | 0:00:03| 0:00:14|
|
||
# Clean | 20| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:15|
|
||
# Route | 21| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:15|
|
||
# Clean | 22| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:15|
|
||
# Clean | 23| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:16|
|
||
# Route | 24| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:17|
|
||
# Clean | 25| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:18|
|
||
# Clean | 26| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:18|
|
||
# Route | 27| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:18|
|
||
# Clean | 28| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:19|
|
||
# Clean | 29| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:20|
|
||
# Route | 30| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:20|
|
||
# Clean | 31| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:20|
|
||
# Clean | 32| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:21|
|
||
# Route | 33| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:21|
|
||
# Clean | 34| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:21|
|
||
# Clean | 35| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:22|
|
||
# Route | 36| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:23|
|
||
# Clean | 37| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:23|
|
||
# Clean | 38| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:23|
|
||
# Route | 39| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:24|
|
||
# Clean | 40| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:25|
|
||
# Clean | 41| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:25|
|
||
# Conflicts between polygon wires and fixed objects: 0
|
||
# Stub Violations: 0
|
||
# Net Order Violations: 0
|
||
# Diffpair Uncoupled Length Violations: 0
|
||
# Diffpair Phase Tolerance Violations: 0
|
||
# Total layerset violations: 0
|
||
# Total layerset violations (exclude Fanout/Stagger/XNet Short side): 0
|
||
# Overall Routing Time: 0:00:25
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Smart Route: Executing 50 route passes.
|
||
# Current time = Mon Mar 09 12:48:11 2015
|
||
#
|
||
# VIA TOP BOTTOM
|
||
#
|
||
# TOP ------ VIA
|
||
# BOTTOM VIA ------
|
||
#
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Start Route Pass 1 of 50
|
||
# Routing 0 wires.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 0 Successes 0 Failures 0 Vias 325
|
||
# Cpu Time = 0:00:00 Elapsed Time = 0:00:00
|
||
# End Pass 1 of 50
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Smart Route: Smart_route progressing normally after 16 passes.
|
||
# Cpu Time = 0:00:01 Elapsed Time = 0:00:02
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# ROUTING HISTORY ================================================================
|
||
# Pass | Conflicts | | | | | |Red| CPU Time |
|
||
# Name |No.| Cross| Clear|Fail|Unrte| Vias|XTalk|Len.| % | Pass | Total |
|
||
#----------+---+------+------+----+-----+-----+-----+----+---+---------+---------|
|
||
# Route | 1| 4| 8| 0| 1580| 330| 0| 0| 0| 0:00:01| 0:00:01|
|
||
# Route | 2| 3| 7| 0| 1580| 330| 0| 0| 16| 0:00:01| 0:00:02|
|
||
# Route | 3| 3| 7| 0| 1580| 330| 0| 0| 0| 0:00:00| 0:00:02|
|
||
# Clean | 4| 3| 7| 0| 1580| 329| 0| 0| | 0:00:00| 0:00:02|
|
||
# Clean | 5| 3| 7| 0| 1580| 328| 0| 0| | 0:00:00| 0:00:02|
|
||
# Route | 6| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:03|
|
||
# Clean | 7| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:04|
|
||
# Clean | 8| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:05|
|
||
# Route | 9| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:06|
|
||
# Clean | 10| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:07|
|
||
# Clean | 11| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:08|
|
||
# Route | 12| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:08|
|
||
# Clean | 13| 3| 7| 0| 1580| 326| 0| 0| | 0:00:00| 0:00:08|
|
||
# Clean | 14| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:09|
|
||
# Route | 15| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:10|
|
||
# Clean | 16| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:11|
|
||
# Clean | 17| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:11|
|
||
# Route | 18| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:11|
|
||
# Clean | 19| 3| 7| 0| 1580| 325| 0| 0| | 0:00:03| 0:00:14|
|
||
# Clean | 20| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:15|
|
||
# Route | 21| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:15|
|
||
# Clean | 22| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:15|
|
||
# Clean | 23| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:16|
|
||
# Route | 24| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:17|
|
||
# Clean | 25| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:18|
|
||
# Clean | 26| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:18|
|
||
# Route | 27| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:18|
|
||
# Clean | 28| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:19|
|
||
# Clean | 29| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:20|
|
||
# Route | 30| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:20|
|
||
# Clean | 31| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:20|
|
||
# Clean | 32| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:21|
|
||
# Route | 33| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:21|
|
||
# Clean | 34| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:21|
|
||
# Clean | 35| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:22|
|
||
# Route | 36| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:23|
|
||
# Clean | 37| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:23|
|
||
# Clean | 38| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:23|
|
||
# Route | 39| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:24|
|
||
# Clean | 40| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:25|
|
||
# Clean | 41| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:25|
|
||
# Route | 42| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:25|
|
||
# Conflicts between polygon wires and fixed objects: 0
|
||
# Stub Violations: 0
|
||
# Net Order Violations: 0
|
||
# Diffpair Uncoupled Length Violations: 0
|
||
# Diffpair Phase Tolerance Violations: 0
|
||
# Total layerset violations: 0
|
||
# Total layerset violations (exclude Fanout/Stagger/XNet Short side): 0
|
||
# Overall Routing Time: 0:00:25
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Smart Route: Executing 2 clean passes.
|
||
# Current time = Mon Mar 09 12:48:13 2015
|
||
#
|
||
# VIA TOP BOTTOM
|
||
#
|
||
# TOP ------ VIA
|
||
# BOTTOM VIA ------
|
||
#
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Start Clean Pass 1 of 2
|
||
# Routing 78 wires.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 67 Successes 67 Failures 0 Vias 325
|
||
# Cpu Time = 0:00:00 Elapsed Time = 0:00:01
|
||
# End Pass 1 of 2
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Start Clean Pass 2 of 2
|
||
# Routing 78 wires.
|
||
# 0 bend points have been removed.
|
||
# 0 bend points have been removed.
|
||
# 0 bend points have been removed.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 67 Successes 67 Failures 0 Vias 325
|
||
# Cpu Time = 0:00:00 Elapsed Time = 0:00:01
|
||
# End Pass 2 of 2
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Cpu Time = 0:00:02 Elapsed Time = 0:00:03
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# ROUTING HISTORY ================================================================
|
||
# Pass | Conflicts | | | | | |Red| CPU Time |
|
||
# Name |No.| Cross| Clear|Fail|Unrte| Vias|XTalk|Len.| % | Pass | Total |
|
||
#----------+---+------+------+----+-----+-----+-----+----+---+---------+---------|
|
||
# Route | 1| 4| 8| 0| 1580| 330| 0| 0| 0| 0:00:01| 0:00:01|
|
||
# Route | 2| 3| 7| 0| 1580| 330| 0| 0| 16| 0:00:01| 0:00:02|
|
||
# Route | 3| 3| 7| 0| 1580| 330| 0| 0| 0| 0:00:00| 0:00:02|
|
||
# Clean | 4| 3| 7| 0| 1580| 329| 0| 0| | 0:00:00| 0:00:02|
|
||
# Clean | 5| 3| 7| 0| 1580| 328| 0| 0| | 0:00:00| 0:00:02|
|
||
# Route | 6| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:03|
|
||
# Clean | 7| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:04|
|
||
# Clean | 8| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:05|
|
||
# Route | 9| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:06|
|
||
# Clean | 10| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:07|
|
||
# Clean | 11| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:08|
|
||
# Route | 12| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:08|
|
||
# Clean | 13| 3| 7| 0| 1580| 326| 0| 0| | 0:00:00| 0:00:08|
|
||
# Clean | 14| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:09|
|
||
# Route | 15| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:10|
|
||
# Clean | 16| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:11|
|
||
# Clean | 17| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:11|
|
||
# Route | 18| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:11|
|
||
# Clean | 19| 3| 7| 0| 1580| 325| 0| 0| | 0:00:03| 0:00:14|
|
||
# Clean | 20| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:15|
|
||
# Route | 21| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:15|
|
||
# Clean | 22| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:15|
|
||
# Clean | 23| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:16|
|
||
# Route | 24| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:17|
|
||
# Clean | 25| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:18|
|
||
# Clean | 26| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:18|
|
||
# Route | 27| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:18|
|
||
# Clean | 28| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:19|
|
||
# Clean | 29| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:20|
|
||
# Route | 30| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:20|
|
||
# Clean | 31| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:20|
|
||
# Clean | 32| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:21|
|
||
# Route | 33| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:21|
|
||
# Clean | 34| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:21|
|
||
# Clean | 35| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:22|
|
||
# Route | 36| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:23|
|
||
# Clean | 37| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:23|
|
||
# Clean | 38| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:23|
|
||
# Route | 39| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:24|
|
||
# Clean | 40| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:25|
|
||
# Clean | 41| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:25|
|
||
# Route | 42| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:25|
|
||
# Clean | 43| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:25|
|
||
# Clean | 44| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:25|
|
||
# Conflicts between polygon wires and fixed objects: 0
|
||
# Stub Violations: 0
|
||
# Net Order Violations: 0
|
||
# Diffpair Uncoupled Length Violations: 0
|
||
# Diffpair Phase Tolerance Violations: 0
|
||
# Total layerset violations: 0
|
||
# Total layerset violations (exclude Fanout/Stagger/XNet Short side): 0
|
||
# Overall Routing Time: 0:00:25
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Smart Route: Executing 50 route passes.
|
||
# Current time = Mon Mar 09 12:48:17 2015
|
||
#
|
||
# VIA TOP BOTTOM
|
||
#
|
||
# TOP ------ VIA
|
||
# BOTTOM VIA ------
|
||
#
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Start Route Pass 1 of 50
|
||
# Routing 0 wires.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 0 Successes 0 Failures 0 Vias 325
|
||
# Cpu Time = 0:00:01 Elapsed Time = 0:00:00
|
||
# End Pass 1 of 50
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Smart Route: Smart_route progressing normally after 17 passes.
|
||
# Cpu Time = 0:00:01 Elapsed Time = 0:00:01
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# ROUTING HISTORY ================================================================
|
||
# Pass | Conflicts | | | | | |Red| CPU Time |
|
||
# Name |No.| Cross| Clear|Fail|Unrte| Vias|XTalk|Len.| % | Pass | Total |
|
||
#----------+---+------+------+----+-----+-----+-----+----+---+---------+---------|
|
||
# Route | 1| 4| 8| 0| 1580| 330| 0| 0| 0| 0:00:01| 0:00:01|
|
||
# Route | 2| 3| 7| 0| 1580| 330| 0| 0| 16| 0:00:01| 0:00:02|
|
||
# Route | 3| 3| 7| 0| 1580| 330| 0| 0| 0| 0:00:00| 0:00:02|
|
||
# Clean | 4| 3| 7| 0| 1580| 329| 0| 0| | 0:00:00| 0:00:02|
|
||
# Clean | 5| 3| 7| 0| 1580| 328| 0| 0| | 0:00:00| 0:00:02|
|
||
# Route | 6| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:03|
|
||
# Clean | 7| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:04|
|
||
# Clean | 8| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:05|
|
||
# Route | 9| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:06|
|
||
# Clean | 10| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:07|
|
||
# Clean | 11| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:08|
|
||
# Route | 12| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:08|
|
||
# Clean | 13| 3| 7| 0| 1580| 326| 0| 0| | 0:00:00| 0:00:08|
|
||
# Clean | 14| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:09|
|
||
# Route | 15| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:10|
|
||
# Clean | 16| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:11|
|
||
# Clean | 17| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:11|
|
||
# Route | 18| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:11|
|
||
# Clean | 19| 3| 7| 0| 1580| 325| 0| 0| | 0:00:03| 0:00:14|
|
||
# Clean | 20| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:15|
|
||
# Route | 21| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:15|
|
||
# Clean | 22| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:15|
|
||
# Clean | 23| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:16|
|
||
# Route | 24| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:17|
|
||
# Clean | 25| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:18|
|
||
# Clean | 26| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:18|
|
||
# Route | 27| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:18|
|
||
# Clean | 28| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:19|
|
||
# Clean | 29| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:20|
|
||
# Route | 30| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:20|
|
||
# Clean | 31| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:20|
|
||
# Clean | 32| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:21|
|
||
# Route | 33| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:21|
|
||
# Clean | 34| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:21|
|
||
# Clean | 35| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:22|
|
||
# Route | 36| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:23|
|
||
# Clean | 37| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:23|
|
||
# Clean | 38| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:23|
|
||
# Route | 39| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:24|
|
||
# Clean | 40| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:25|
|
||
# Clean | 41| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:25|
|
||
# Route | 42| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:25|
|
||
# Clean | 43| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:25|
|
||
# Clean | 44| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:25|
|
||
# Route | 45| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:26|
|
||
# Conflicts between polygon wires and fixed objects: 0
|
||
# Stub Violations: 0
|
||
# Net Order Violations: 0
|
||
# Diffpair Uncoupled Length Violations: 0
|
||
# Diffpair Phase Tolerance Violations: 0
|
||
# Total layerset violations: 0
|
||
# Total layerset violations (exclude Fanout/Stagger/XNet Short side): 0
|
||
# Overall Routing Time: 0:00:26
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Smart Route: Executing 2 clean passes.
|
||
# Current time = Mon Mar 09 12:48:19 2015
|
||
#
|
||
# VIA TOP BOTTOM
|
||
#
|
||
# TOP ------ VIA
|
||
# BOTTOM VIA ------
|
||
#
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Start Clean Pass 1 of 2
|
||
# Routing 78 wires.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 67 Successes 67 Failures 0 Vias 325
|
||
# Cpu Time = 0:00:01 Elapsed Time = 0:00:01
|
||
# End Pass 1 of 2
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Start Clean Pass 2 of 2
|
||
# Routing 78 wires.
|
||
# 0 bend points have been removed.
|
||
# 0 bend points have been removed.
|
||
# 0 bend points have been removed.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 67 Successes 67 Failures 0 Vias 325
|
||
# Cpu Time = 0:00:00 Elapsed Time = 0:00:00
|
||
# End Pass 2 of 2
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Cpu Time = 0:00:03 Elapsed Time = 0:00:03
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# ROUTING HISTORY ================================================================
|
||
# Pass | Conflicts | | | | | |Red| CPU Time |
|
||
# Name |No.| Cross| Clear|Fail|Unrte| Vias|XTalk|Len.| % | Pass | Total |
|
||
#----------+---+------+------+----+-----+-----+-----+----+---+---------+---------|
|
||
# Route | 1| 4| 8| 0| 1580| 330| 0| 0| 0| 0:00:01| 0:00:01|
|
||
# Route | 2| 3| 7| 0| 1580| 330| 0| 0| 16| 0:00:01| 0:00:02|
|
||
# Route | 3| 3| 7| 0| 1580| 330| 0| 0| 0| 0:00:00| 0:00:02|
|
||
# Clean | 4| 3| 7| 0| 1580| 329| 0| 0| | 0:00:00| 0:00:02|
|
||
# Clean | 5| 3| 7| 0| 1580| 328| 0| 0| | 0:00:00| 0:00:02|
|
||
# Route | 6| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:03|
|
||
# Clean | 7| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:04|
|
||
# Clean | 8| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:05|
|
||
# Route | 9| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:06|
|
||
# Clean | 10| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:07|
|
||
# Clean | 11| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:08|
|
||
# Route | 12| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:08|
|
||
# Clean | 13| 3| 7| 0| 1580| 326| 0| 0| | 0:00:00| 0:00:08|
|
||
# Clean | 14| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:09|
|
||
# Route | 15| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:10|
|
||
# Clean | 16| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:11|
|
||
# Clean | 17| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:11|
|
||
# Route | 18| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:11|
|
||
# Clean | 19| 3| 7| 0| 1580| 325| 0| 0| | 0:00:03| 0:00:14|
|
||
# Clean | 20| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:15|
|
||
# Route | 21| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:15|
|
||
# Clean | 22| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:15|
|
||
# Clean | 23| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:16|
|
||
# Route | 24| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:17|
|
||
# Clean | 25| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:18|
|
||
# Clean | 26| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:18|
|
||
# Route | 27| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:18|
|
||
# Clean | 28| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:19|
|
||
# Clean | 29| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:20|
|
||
# Route | 30| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:20|
|
||
# Clean | 31| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:20|
|
||
# Clean | 32| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:21|
|
||
# Route | 33| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:21|
|
||
# Clean | 34| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:21|
|
||
# Clean | 35| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:22|
|
||
# Route | 36| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:23|
|
||
# Clean | 37| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:23|
|
||
# Clean | 38| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:23|
|
||
# Route | 39| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:24|
|
||
# Clean | 40| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:25|
|
||
# Clean | 41| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:25|
|
||
# Route | 42| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:25|
|
||
# Clean | 43| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:25|
|
||
# Clean | 44| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:25|
|
||
# Route | 45| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:26|
|
||
# Clean | 46| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:27|
|
||
# Clean | 47| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:27|
|
||
# Conflicts between polygon wires and fixed objects: 0
|
||
# Stub Violations: 0
|
||
# Net Order Violations: 0
|
||
# Diffpair Uncoupled Length Violations: 0
|
||
# Diffpair Phase Tolerance Violations: 0
|
||
# Total layerset violations: 0
|
||
# Total layerset violations (exclude Fanout/Stagger/XNet Short side): 0
|
||
# Overall Routing Time: 0:00:27
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Smart Route: Executing 50 route passes.
|
||
# Current time = Mon Mar 09 12:48:22 2015
|
||
#
|
||
# VIA TOP BOTTOM
|
||
#
|
||
# TOP ------ VIA
|
||
# BOTTOM VIA ------
|
||
#
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Start Route Pass 1 of 50
|
||
# Routing 0 wires.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 0 Successes 0 Failures 0 Vias 325
|
||
# Cpu Time = 0:00:00 Elapsed Time = 0:00:01
|
||
# End Pass 1 of 50
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Smart Route: Smart_route progressing normally after 18 passes.
|
||
# Cpu Time = 0:00:01 Elapsed Time = 0:00:02
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# ROUTING HISTORY ================================================================
|
||
# Pass | Conflicts | | | | | |Red| CPU Time |
|
||
# Name |No.| Cross| Clear|Fail|Unrte| Vias|XTalk|Len.| % | Pass | Total |
|
||
#----------+---+------+------+----+-----+-----+-----+----+---+---------+---------|
|
||
# Route | 1| 4| 8| 0| 1580| 330| 0| 0| 0| 0:00:01| 0:00:01|
|
||
# Route | 2| 3| 7| 0| 1580| 330| 0| 0| 16| 0:00:01| 0:00:02|
|
||
# Route | 3| 3| 7| 0| 1580| 330| 0| 0| 0| 0:00:00| 0:00:02|
|
||
# Clean | 4| 3| 7| 0| 1580| 329| 0| 0| | 0:00:00| 0:00:02|
|
||
# Clean | 5| 3| 7| 0| 1580| 328| 0| 0| | 0:00:00| 0:00:02|
|
||
# Route | 6| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:03|
|
||
# Clean | 7| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:04|
|
||
# Clean | 8| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:05|
|
||
# Route | 9| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:06|
|
||
# Clean | 10| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:07|
|
||
# Clean | 11| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:08|
|
||
# Route | 12| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:08|
|
||
# Clean | 13| 3| 7| 0| 1580| 326| 0| 0| | 0:00:00| 0:00:08|
|
||
# Clean | 14| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:09|
|
||
# Route | 15| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:10|
|
||
# Clean | 16| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:11|
|
||
# Clean | 17| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:11|
|
||
# Route | 18| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:11|
|
||
# Clean | 19| 3| 7| 0| 1580| 325| 0| 0| | 0:00:03| 0:00:14|
|
||
# Clean | 20| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:15|
|
||
# Route | 21| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:15|
|
||
# Clean | 22| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:15|
|
||
# Clean | 23| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:16|
|
||
# Route | 24| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:17|
|
||
# Clean | 25| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:18|
|
||
# Clean | 26| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:18|
|
||
# Route | 27| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:18|
|
||
# Clean | 28| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:19|
|
||
# Clean | 29| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:20|
|
||
# Route | 30| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:20|
|
||
# Clean | 31| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:20|
|
||
# Clean | 32| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:21|
|
||
# Route | 33| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:21|
|
||
# Clean | 34| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:21|
|
||
# Clean | 35| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:22|
|
||
# Route | 36| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:23|
|
||
# Clean | 37| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:23|
|
||
# Clean | 38| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:23|
|
||
# Route | 39| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:24|
|
||
# Clean | 40| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:25|
|
||
# Clean | 41| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:25|
|
||
# Route | 42| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:25|
|
||
# Clean | 43| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:25|
|
||
# Clean | 44| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:25|
|
||
# Route | 45| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:26|
|
||
# Clean | 46| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:27|
|
||
# Clean | 47| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:27|
|
||
# Route | 48| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:27|
|
||
# Conflicts between polygon wires and fixed objects: 0
|
||
# Stub Violations: 0
|
||
# Net Order Violations: 0
|
||
# Diffpair Uncoupled Length Violations: 0
|
||
# Diffpair Phase Tolerance Violations: 0
|
||
# Total layerset violations: 0
|
||
# Total layerset violations (exclude Fanout/Stagger/XNet Short side): 0
|
||
# Overall Routing Time: 0:00:27
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Smart Route: Executing 2 clean passes.
|
||
# Current time = Mon Mar 09 12:48:25 2015
|
||
#
|
||
# VIA TOP BOTTOM
|
||
#
|
||
# TOP ------ VIA
|
||
# BOTTOM VIA ------
|
||
#
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Start Clean Pass 1 of 2
|
||
# Routing 78 wires.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 67 Successes 67 Failures 0 Vias 325
|
||
# Cpu Time = 0:00:01 Elapsed Time = 0:00:01
|
||
# End Pass 1 of 2
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Start Clean Pass 2 of 2
|
||
# Routing 78 wires.
|
||
# 0 bend points have been removed.
|
||
# 0 bend points have been removed.
|
||
# 0 bend points have been removed.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 67 Successes 67 Failures 0 Vias 325
|
||
# Cpu Time = 0:00:00 Elapsed Time = 0:00:00
|
||
# End Pass 2 of 2
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Cpu Time = 0:00:04 Elapsed Time = 0:00:05
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# ROUTING HISTORY ================================================================
|
||
# Pass | Conflicts | | | | | |Red| CPU Time |
|
||
# Name |No.| Cross| Clear|Fail|Unrte| Vias|XTalk|Len.| % | Pass | Total |
|
||
#----------+---+------+------+----+-----+-----+-----+----+---+---------+---------|
|
||
# Route | 1| 4| 8| 0| 1580| 330| 0| 0| 0| 0:00:01| 0:00:01|
|
||
# Route | 2| 3| 7| 0| 1580| 330| 0| 0| 16| 0:00:01| 0:00:02|
|
||
# Route | 3| 3| 7| 0| 1580| 330| 0| 0| 0| 0:00:00| 0:00:02|
|
||
# Clean | 4| 3| 7| 0| 1580| 329| 0| 0| | 0:00:00| 0:00:02|
|
||
# Clean | 5| 3| 7| 0| 1580| 328| 0| 0| | 0:00:00| 0:00:02|
|
||
# Route | 6| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:03|
|
||
# Clean | 7| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:04|
|
||
# Clean | 8| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:05|
|
||
# Route | 9| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:06|
|
||
# Clean | 10| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:07|
|
||
# Clean | 11| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:08|
|
||
# Route | 12| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:08|
|
||
# Clean | 13| 3| 7| 0| 1580| 326| 0| 0| | 0:00:00| 0:00:08|
|
||
# Clean | 14| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:09|
|
||
# Route | 15| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:10|
|
||
# Clean | 16| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:11|
|
||
# Clean | 17| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:11|
|
||
# Route | 18| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:11|
|
||
# Clean | 19| 3| 7| 0| 1580| 325| 0| 0| | 0:00:03| 0:00:14|
|
||
# Clean | 20| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:15|
|
||
# Route | 21| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:15|
|
||
# Clean | 22| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:15|
|
||
# Clean | 23| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:16|
|
||
# Route | 24| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:17|
|
||
# Clean | 25| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:18|
|
||
# Clean | 26| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:18|
|
||
# Route | 27| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:18|
|
||
# Clean | 28| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:19|
|
||
# Clean | 29| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:20|
|
||
# Route | 30| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:20|
|
||
# Clean | 31| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:20|
|
||
# Clean | 32| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:21|
|
||
# Route | 33| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:21|
|
||
# Clean | 34| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:21|
|
||
# Clean | 35| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:22|
|
||
# Route | 36| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:23|
|
||
# Clean | 37| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:23|
|
||
# Clean | 38| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:23|
|
||
# Route | 39| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:24|
|
||
# Clean | 40| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:25|
|
||
# Clean | 41| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:25|
|
||
# Route | 42| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:25|
|
||
# Clean | 43| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:25|
|
||
# Clean | 44| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:25|
|
||
# Route | 45| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:26|
|
||
# Clean | 46| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:27|
|
||
# Clean | 47| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:27|
|
||
# Route | 48| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:27|
|
||
# Clean | 49| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:28|
|
||
# Clean | 50| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:28|
|
||
# Conflicts between polygon wires and fixed objects: 0
|
||
# Stub Violations: 0
|
||
# Net Order Violations: 0
|
||
# Diffpair Uncoupled Length Violations: 0
|
||
# Diffpair Phase Tolerance Violations: 0
|
||
# Total layerset violations: 0
|
||
# Total layerset violations (exclude Fanout/Stagger/XNet Short side): 0
|
||
# Overall Routing Time: 0:00:28
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Smart Route: Executing 50 route passes.
|
||
# Current time = Mon Mar 09 12:48:31 2015
|
||
#
|
||
# VIA TOP BOTTOM
|
||
#
|
||
# TOP ------ VIA
|
||
# BOTTOM VIA ------
|
||
#
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Start Route Pass 1 of 50
|
||
# Routing 0 wires.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 0 Successes 0 Failures 0 Vias 325
|
||
# Cpu Time = 0:00:00 Elapsed Time = 0:00:00
|
||
# End Pass 1 of 50
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Smart Route: Smart_route progressing normally after 19 passes.
|
||
# Cpu Time = 0:00:01 Elapsed Time = 0:00:02
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# ROUTING HISTORY ================================================================
|
||
# Pass | Conflicts | | | | | |Red| CPU Time |
|
||
# Name |No.| Cross| Clear|Fail|Unrte| Vias|XTalk|Len.| % | Pass | Total |
|
||
#----------+---+------+------+----+-----+-----+-----+----+---+---------+---------|
|
||
# Route | 1| 4| 8| 0| 1580| 330| 0| 0| 0| 0:00:01| 0:00:01|
|
||
# Route | 2| 3| 7| 0| 1580| 330| 0| 0| 16| 0:00:01| 0:00:02|
|
||
# Route | 3| 3| 7| 0| 1580| 330| 0| 0| 0| 0:00:00| 0:00:02|
|
||
# Clean | 4| 3| 7| 0| 1580| 329| 0| 0| | 0:00:00| 0:00:02|
|
||
# Clean | 5| 3| 7| 0| 1580| 328| 0| 0| | 0:00:00| 0:00:02|
|
||
# Route | 6| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:03|
|
||
# Clean | 7| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:04|
|
||
# Clean | 8| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:05|
|
||
# Route | 9| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:06|
|
||
# Clean | 10| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:07|
|
||
# Clean | 11| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:08|
|
||
# Route | 12| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:08|
|
||
# Clean | 13| 3| 7| 0| 1580| 326| 0| 0| | 0:00:00| 0:00:08|
|
||
# Clean | 14| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:09|
|
||
# Route | 15| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:10|
|
||
# Clean | 16| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:11|
|
||
# Clean | 17| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:11|
|
||
# Route | 18| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:11|
|
||
# Clean | 19| 3| 7| 0| 1580| 325| 0| 0| | 0:00:03| 0:00:14|
|
||
# Clean | 20| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:15|
|
||
# Route | 21| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:15|
|
||
# Clean | 22| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:15|
|
||
# Clean | 23| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:16|
|
||
# Route | 24| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:17|
|
||
# Clean | 25| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:18|
|
||
# Clean | 26| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:18|
|
||
# Route | 27| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:18|
|
||
# Clean | 28| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:19|
|
||
# Clean | 29| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:20|
|
||
# Route | 30| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:20|
|
||
# Clean | 31| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:20|
|
||
# Clean | 32| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:21|
|
||
# Route | 33| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:21|
|
||
# Clean | 34| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:21|
|
||
# Clean | 35| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:22|
|
||
# Route | 36| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:23|
|
||
# Clean | 37| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:23|
|
||
# Clean | 38| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:23|
|
||
# Route | 39| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:24|
|
||
# Clean | 40| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:25|
|
||
# Clean | 41| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:25|
|
||
# Route | 42| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:25|
|
||
# Clean | 43| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:25|
|
||
# Clean | 44| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:25|
|
||
# Route | 45| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:26|
|
||
# Clean | 46| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:27|
|
||
# Clean | 47| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:27|
|
||
# Route | 48| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:27|
|
||
# Clean | 49| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:28|
|
||
# Clean | 50| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:28|
|
||
# Route | 51| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:28|
|
||
# Conflicts between polygon wires and fixed objects: 0
|
||
# Stub Violations: 0
|
||
# Net Order Violations: 0
|
||
# Diffpair Uncoupled Length Violations: 0
|
||
# Diffpair Phase Tolerance Violations: 0
|
||
# Total layerset violations: 0
|
||
# Total layerset violations (exclude Fanout/Stagger/XNet Short side): 0
|
||
# Overall Routing Time: 0:00:28
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Smart Route: Executing 2 clean passes.
|
||
# Current time = Mon Mar 09 12:48:33 2015
|
||
#
|
||
# VIA TOP BOTTOM
|
||
#
|
||
# TOP ------ VIA
|
||
# BOTTOM VIA ------
|
||
#
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Start Clean Pass 1 of 2
|
||
# Routing 78 wires.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 67 Successes 67 Failures 0 Vias 325
|
||
# Cpu Time = 0:00:01 Elapsed Time = 0:00:01
|
||
# End Pass 1 of 2
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Start Clean Pass 2 of 2
|
||
# Routing 78 wires.
|
||
# 0 bend points have been removed.
|
||
# 0 bend points have been removed.
|
||
# 0 bend points have been removed.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 67 Successes 67 Failures 0 Vias 325
|
||
# Cpu Time = 0:00:00 Elapsed Time = 0:00:01
|
||
# End Pass 2 of 2
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Cpu Time = 0:00:01 Elapsed Time = 0:00:03
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# ROUTING HISTORY ================================================================
|
||
# Pass | Conflicts | | | | | |Red| CPU Time |
|
||
# Name |No.| Cross| Clear|Fail|Unrte| Vias|XTalk|Len.| % | Pass | Total |
|
||
#----------+---+------+------+----+-----+-----+-----+----+---+---------+---------|
|
||
# Route | 1| 4| 8| 0| 1580| 330| 0| 0| 0| 0:00:01| 0:00:01|
|
||
# Route | 2| 3| 7| 0| 1580| 330| 0| 0| 16| 0:00:01| 0:00:02|
|
||
# Route | 3| 3| 7| 0| 1580| 330| 0| 0| 0| 0:00:00| 0:00:02|
|
||
# Clean | 4| 3| 7| 0| 1580| 329| 0| 0| | 0:00:00| 0:00:02|
|
||
# Clean | 5| 3| 7| 0| 1580| 328| 0| 0| | 0:00:00| 0:00:02|
|
||
# Route | 6| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:03|
|
||
# Clean | 7| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:04|
|
||
# Clean | 8| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:05|
|
||
# Route | 9| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:06|
|
||
# Clean | 10| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:07|
|
||
# Clean | 11| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:08|
|
||
# Route | 12| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:08|
|
||
# Clean | 13| 3| 7| 0| 1580| 326| 0| 0| | 0:00:00| 0:00:08|
|
||
# Clean | 14| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:09|
|
||
# Route | 15| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:10|
|
||
# Clean | 16| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:11|
|
||
# Clean | 17| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:11|
|
||
# Route | 18| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:11|
|
||
# Clean | 19| 3| 7| 0| 1580| 325| 0| 0| | 0:00:03| 0:00:14|
|
||
# Clean | 20| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:15|
|
||
# Route | 21| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:15|
|
||
# Clean | 22| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:15|
|
||
# Clean | 23| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:16|
|
||
# Route | 24| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:17|
|
||
# Clean | 25| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:18|
|
||
# Clean | 26| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:18|
|
||
# Route | 27| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:18|
|
||
# Clean | 28| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:19|
|
||
# Clean | 29| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:20|
|
||
# Route | 30| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:20|
|
||
# Clean | 31| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:20|
|
||
# Clean | 32| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:21|
|
||
# Route | 33| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:21|
|
||
# Clean | 34| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:21|
|
||
# Clean | 35| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:22|
|
||
# Route | 36| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:23|
|
||
# Clean | 37| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:23|
|
||
# Clean | 38| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:23|
|
||
# Route | 39| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:24|
|
||
# Clean | 40| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:25|
|
||
# Clean | 41| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:25|
|
||
# Route | 42| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:25|
|
||
# Clean | 43| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:25|
|
||
# Clean | 44| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:25|
|
||
# Route | 45| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:26|
|
||
# Clean | 46| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:27|
|
||
# Clean | 47| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:27|
|
||
# Route | 48| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:27|
|
||
# Clean | 49| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:28|
|
||
# Clean | 50| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:28|
|
||
# Route | 51| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:28|
|
||
# Clean | 52| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:29|
|
||
# Clean | 53| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:29|
|
||
# Conflicts between polygon wires and fixed objects: 0
|
||
# Stub Violations: 0
|
||
# Net Order Violations: 0
|
||
# Diffpair Uncoupled Length Violations: 0
|
||
# Diffpair Phase Tolerance Violations: 0
|
||
# Total layerset violations: 0
|
||
# Total layerset violations (exclude Fanout/Stagger/XNet Short side): 0
|
||
# Overall Routing Time: 0:00:29
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Smart Route: Executing 50 route passes.
|
||
# Current time = Mon Mar 09 12:48:36 2015
|
||
#
|
||
# VIA TOP BOTTOM
|
||
#
|
||
# TOP ------ VIA
|
||
# BOTTOM VIA ------
|
||
#
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Start Route Pass 1 of 50
|
||
# Routing 0 wires.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 0 Successes 0 Failures 0 Vias 325
|
||
# Cpu Time = 0:00:01 Elapsed Time = 0:00:00
|
||
# End Pass 1 of 50
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Smart Route: Smart_route progressing normally after 20 passes.
|
||
# Cpu Time = 0:00:01 Elapsed Time = 0:00:01
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# ROUTING HISTORY ================================================================
|
||
# Pass | Conflicts | | | | | |Red| CPU Time |
|
||
# Name |No.| Cross| Clear|Fail|Unrte| Vias|XTalk|Len.| % | Pass | Total |
|
||
#----------+---+------+------+----+-----+-----+-----+----+---+---------+---------|
|
||
# Route | 1| 4| 8| 0| 1580| 330| 0| 0| 0| 0:00:01| 0:00:01|
|
||
# Route | 2| 3| 7| 0| 1580| 330| 0| 0| 16| 0:00:01| 0:00:02|
|
||
# Route | 3| 3| 7| 0| 1580| 330| 0| 0| 0| 0:00:00| 0:00:02|
|
||
# Clean | 4| 3| 7| 0| 1580| 329| 0| 0| | 0:00:00| 0:00:02|
|
||
# Clean | 5| 3| 7| 0| 1580| 328| 0| 0| | 0:00:00| 0:00:02|
|
||
# Route | 6| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:03|
|
||
# Clean | 7| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:04|
|
||
# Clean | 8| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:05|
|
||
# Route | 9| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:06|
|
||
# Clean | 10| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:07|
|
||
# Clean | 11| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:08|
|
||
# Route | 12| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:08|
|
||
# Clean | 13| 3| 7| 0| 1580| 326| 0| 0| | 0:00:00| 0:00:08|
|
||
# Clean | 14| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:09|
|
||
# Route | 15| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:10|
|
||
# Clean | 16| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:11|
|
||
# Clean | 17| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:11|
|
||
# Route | 18| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:11|
|
||
# Clean | 19| 3| 7| 0| 1580| 325| 0| 0| | 0:00:03| 0:00:14|
|
||
# Clean | 20| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:15|
|
||
# Route | 21| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:15|
|
||
# Clean | 22| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:15|
|
||
# Clean | 23| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:16|
|
||
# Route | 24| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:17|
|
||
# Clean | 25| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:18|
|
||
# Clean | 26| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:18|
|
||
# Route | 27| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:18|
|
||
# Clean | 28| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:19|
|
||
# Clean | 29| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:20|
|
||
# Route | 30| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:20|
|
||
# Clean | 31| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:20|
|
||
# Clean | 32| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:21|
|
||
# Route | 33| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:21|
|
||
# Clean | 34| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:21|
|
||
# Clean | 35| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:22|
|
||
# Route | 36| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:23|
|
||
# Clean | 37| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:23|
|
||
# Clean | 38| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:23|
|
||
# Route | 39| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:24|
|
||
# Clean | 40| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:25|
|
||
# Clean | 41| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:25|
|
||
# Route | 42| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:25|
|
||
# Clean | 43| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:25|
|
||
# Clean | 44| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:25|
|
||
# Route | 45| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:26|
|
||
# Clean | 46| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:27|
|
||
# Clean | 47| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:27|
|
||
# Route | 48| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:27|
|
||
# Clean | 49| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:28|
|
||
# Clean | 50| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:28|
|
||
# Route | 51| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:28|
|
||
# Clean | 52| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:29|
|
||
# Clean | 53| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:29|
|
||
# Route | 54| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:30|
|
||
# Conflicts between polygon wires and fixed objects: 0
|
||
# Stub Violations: 0
|
||
# Net Order Violations: 0
|
||
# Diffpair Uncoupled Length Violations: 0
|
||
# Diffpair Phase Tolerance Violations: 0
|
||
# Total layerset violations: 0
|
||
# Total layerset violations (exclude Fanout/Stagger/XNet Short side): 0
|
||
# Overall Routing Time: 0:00:30
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Smart Route: Executing 2 clean passes.
|
||
# Current time = Mon Mar 09 12:48:37 2015
|
||
#
|
||
# VIA TOP BOTTOM
|
||
#
|
||
# TOP ------ VIA
|
||
# BOTTOM VIA ------
|
||
#
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Start Clean Pass 1 of 2
|
||
# Routing 78 wires.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 67 Successes 67 Failures 0 Vias 325
|
||
# Cpu Time = 0:00:01 Elapsed Time = 0:00:01
|
||
# End Pass 1 of 2
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Start Clean Pass 2 of 2
|
||
# Routing 78 wires.
|
||
# 0 bend points have been removed.
|
||
# 0 bend points have been removed.
|
||
# 0 bend points have been removed.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 67 Successes 67 Failures 0 Vias 325
|
||
# Cpu Time = 0:00:00 Elapsed Time = 0:00:00
|
||
# End Pass 2 of 2
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Cpu Time = 0:00:06 Elapsed Time = 0:00:07
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# ROUTING HISTORY ================================================================
|
||
# Pass | Conflicts | | | | | |Red| CPU Time |
|
||
# Name |No.| Cross| Clear|Fail|Unrte| Vias|XTalk|Len.| % | Pass | Total |
|
||
#----------+---+------+------+----+-----+-----+-----+----+---+---------+---------|
|
||
# Route | 1| 4| 8| 0| 1580| 330| 0| 0| 0| 0:00:01| 0:00:01|
|
||
# Route | 2| 3| 7| 0| 1580| 330| 0| 0| 16| 0:00:01| 0:00:02|
|
||
# Route | 3| 3| 7| 0| 1580| 330| 0| 0| 0| 0:00:00| 0:00:02|
|
||
# Clean | 4| 3| 7| 0| 1580| 329| 0| 0| | 0:00:00| 0:00:02|
|
||
# Clean | 5| 3| 7| 0| 1580| 328| 0| 0| | 0:00:00| 0:00:02|
|
||
# Route | 6| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:03|
|
||
# Clean | 7| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:04|
|
||
# Clean | 8| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:05|
|
||
# Route | 9| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:06|
|
||
# Clean | 10| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:07|
|
||
# Clean | 11| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:08|
|
||
# Route | 12| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:08|
|
||
# Clean | 13| 3| 7| 0| 1580| 326| 0| 0| | 0:00:00| 0:00:08|
|
||
# Clean | 14| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:09|
|
||
# Route | 15| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:10|
|
||
# Clean | 16| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:11|
|
||
# Clean | 17| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:11|
|
||
# Route | 18| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:11|
|
||
# Clean | 19| 3| 7| 0| 1580| 325| 0| 0| | 0:00:03| 0:00:14|
|
||
# Clean | 20| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:15|
|
||
# Route | 21| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:15|
|
||
# Clean | 22| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:15|
|
||
# Clean | 23| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:16|
|
||
# Route | 24| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:17|
|
||
# Clean | 25| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:18|
|
||
# Clean | 26| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:18|
|
||
# Route | 27| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:18|
|
||
# Clean | 28| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:19|
|
||
# Clean | 29| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:20|
|
||
# Route | 30| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:20|
|
||
# Clean | 31| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:20|
|
||
# Clean | 32| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:21|
|
||
# Route | 33| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:21|
|
||
# Clean | 34| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:21|
|
||
# Clean | 35| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:22|
|
||
# Route | 36| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:23|
|
||
# Clean | 37| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:23|
|
||
# Clean | 38| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:23|
|
||
# Route | 39| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:24|
|
||
# Clean | 40| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:25|
|
||
# Clean | 41| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:25|
|
||
# Route | 42| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:25|
|
||
# Clean | 43| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:25|
|
||
# Clean | 44| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:25|
|
||
# Route | 45| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:26|
|
||
# Clean | 46| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:27|
|
||
# Clean | 47| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:27|
|
||
# Route | 48| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:27|
|
||
# Clean | 49| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:28|
|
||
# Clean | 50| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:28|
|
||
# Route | 51| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:28|
|
||
# Clean | 52| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:29|
|
||
# Clean | 53| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:29|
|
||
# Route | 54| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:30|
|
||
# Clean | 55| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:31|
|
||
# Clean | 56| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:31|
|
||
# Conflicts between polygon wires and fixed objects: 0
|
||
# Stub Violations: 0
|
||
# Net Order Violations: 0
|
||
# Diffpair Uncoupled Length Violations: 0
|
||
# Diffpair Phase Tolerance Violations: 0
|
||
# Total layerset violations: 0
|
||
# Total layerset violations (exclude Fanout/Stagger/XNet Short side): 0
|
||
# Overall Routing Time: 0:00:31
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Smart Route: Executing 50 route passes.
|
||
# Current time = Mon Mar 09 12:48:45 2015
|
||
#
|
||
# VIA TOP BOTTOM
|
||
#
|
||
# TOP ------ VIA
|
||
# BOTTOM VIA ------
|
||
#
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Start Route Pass 1 of 50
|
||
# Routing 0 wires.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 0 Successes 0 Failures 0 Vias 325
|
||
# Cpu Time = 0:00:01 Elapsed Time = 0:00:00
|
||
# End Pass 1 of 50
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Smart Route: Smart_route progressing normally after 21 passes.
|
||
# Cpu Time = 0:00:01 Elapsed Time = 0:00:02
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# ROUTING HISTORY ================================================================
|
||
# Pass | Conflicts | | | | | |Red| CPU Time |
|
||
# Name |No.| Cross| Clear|Fail|Unrte| Vias|XTalk|Len.| % | Pass | Total |
|
||
#----------+---+------+------+----+-----+-----+-----+----+---+---------+---------|
|
||
# Route | 1| 4| 8| 0| 1580| 330| 0| 0| 0| 0:00:01| 0:00:01|
|
||
# Route | 2| 3| 7| 0| 1580| 330| 0| 0| 16| 0:00:01| 0:00:02|
|
||
# Route | 3| 3| 7| 0| 1580| 330| 0| 0| 0| 0:00:00| 0:00:02|
|
||
# Clean | 4| 3| 7| 0| 1580| 329| 0| 0| | 0:00:00| 0:00:02|
|
||
# Clean | 5| 3| 7| 0| 1580| 328| 0| 0| | 0:00:00| 0:00:02|
|
||
# Route | 6| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:03|
|
||
# Clean | 7| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:04|
|
||
# Clean | 8| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:05|
|
||
# Route | 9| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:06|
|
||
# Clean | 10| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:07|
|
||
# Clean | 11| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:08|
|
||
# Route | 12| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:08|
|
||
# Clean | 13| 3| 7| 0| 1580| 326| 0| 0| | 0:00:00| 0:00:08|
|
||
# Clean | 14| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:09|
|
||
# Route | 15| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:10|
|
||
# Clean | 16| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:11|
|
||
# Clean | 17| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:11|
|
||
# Route | 18| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:11|
|
||
# Clean | 19| 3| 7| 0| 1580| 325| 0| 0| | 0:00:03| 0:00:14|
|
||
# Clean | 20| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:15|
|
||
# Route | 21| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:15|
|
||
# Clean | 22| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:15|
|
||
# Clean | 23| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:16|
|
||
# Route | 24| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:17|
|
||
# Clean | 25| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:18|
|
||
# Clean | 26| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:18|
|
||
# Route | 27| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:18|
|
||
# Clean | 28| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:19|
|
||
# Clean | 29| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:20|
|
||
# Route | 30| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:20|
|
||
# Clean | 31| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:20|
|
||
# Clean | 32| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:21|
|
||
# Route | 33| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:21|
|
||
# Clean | 34| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:21|
|
||
# Clean | 35| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:22|
|
||
# Route | 36| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:23|
|
||
# Clean | 37| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:23|
|
||
# Clean | 38| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:23|
|
||
# Route | 39| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:24|
|
||
# Clean | 40| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:25|
|
||
# Clean | 41| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:25|
|
||
# Route | 42| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:25|
|
||
# Clean | 43| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:25|
|
||
# Clean | 44| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:25|
|
||
# Route | 45| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:26|
|
||
# Clean | 46| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:27|
|
||
# Clean | 47| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:27|
|
||
# Route | 48| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:27|
|
||
# Clean | 49| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:28|
|
||
# Clean | 50| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:28|
|
||
# Route | 51| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:28|
|
||
# Clean | 52| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:29|
|
||
# Clean | 53| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:29|
|
||
# Route | 54| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:30|
|
||
# Clean | 55| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:31|
|
||
# Clean | 56| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:31|
|
||
# Route | 57| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:32|
|
||
# Conflicts between polygon wires and fixed objects: 0
|
||
# Stub Violations: 0
|
||
# Net Order Violations: 0
|
||
# Diffpair Uncoupled Length Violations: 0
|
||
# Diffpair Phase Tolerance Violations: 0
|
||
# Total layerset violations: 0
|
||
# Total layerset violations (exclude Fanout/Stagger/XNet Short side): 0
|
||
# Overall Routing Time: 0:00:32
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Smart Route: Executing 2 clean passes.
|
||
# Current time = Mon Mar 09 12:48:47 2015
|
||
#
|
||
# VIA TOP BOTTOM
|
||
#
|
||
# TOP ------ VIA
|
||
# BOTTOM VIA ------
|
||
#
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Start Clean Pass 1 of 2
|
||
# Routing 78 wires.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 67 Successes 67 Failures 0 Vias 325
|
||
# Cpu Time = 0:00:01 Elapsed Time = 0:00:01
|
||
# End Pass 1 of 2
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Start Clean Pass 2 of 2
|
||
# Routing 78 wires.
|
||
# 0 bend points have been removed.
|
||
# 0 bend points have been removed.
|
||
# 0 bend points have been removed.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 67 Successes 67 Failures 0 Vias 325
|
||
# Cpu Time = 0:00:00 Elapsed Time = 0:00:01
|
||
# End Pass 2 of 2
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Cpu Time = 0:00:06 Elapsed Time = 0:00:08
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# ROUTING HISTORY ================================================================
|
||
# Pass | Conflicts | | | | | |Red| CPU Time |
|
||
# Name |No.| Cross| Clear|Fail|Unrte| Vias|XTalk|Len.| % | Pass | Total |
|
||
#----------+---+------+------+----+-----+-----+-----+----+---+---------+---------|
|
||
# Route | 1| 4| 8| 0| 1580| 330| 0| 0| 0| 0:00:01| 0:00:01|
|
||
# Route | 2| 3| 7| 0| 1580| 330| 0| 0| 16| 0:00:01| 0:00:02|
|
||
# Route | 3| 3| 7| 0| 1580| 330| 0| 0| 0| 0:00:00| 0:00:02|
|
||
# Clean | 4| 3| 7| 0| 1580| 329| 0| 0| | 0:00:00| 0:00:02|
|
||
# Clean | 5| 3| 7| 0| 1580| 328| 0| 0| | 0:00:00| 0:00:02|
|
||
# Route | 6| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:03|
|
||
# Clean | 7| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:04|
|
||
# Clean | 8| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:05|
|
||
# Route | 9| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:06|
|
||
# Clean | 10| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:07|
|
||
# Clean | 11| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:08|
|
||
# Route | 12| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:08|
|
||
# Clean | 13| 3| 7| 0| 1580| 326| 0| 0| | 0:00:00| 0:00:08|
|
||
# Clean | 14| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:09|
|
||
# Route | 15| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:10|
|
||
# Clean | 16| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:11|
|
||
# Clean | 17| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:11|
|
||
# Route | 18| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:11|
|
||
# Clean | 19| 3| 7| 0| 1580| 325| 0| 0| | 0:00:03| 0:00:14|
|
||
# Clean | 20| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:15|
|
||
# Route | 21| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:15|
|
||
# Clean | 22| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:15|
|
||
# Clean | 23| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:16|
|
||
# Route | 24| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:17|
|
||
# Clean | 25| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:18|
|
||
# Clean | 26| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:18|
|
||
# Route | 27| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:18|
|
||
# Clean | 28| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:19|
|
||
# Clean | 29| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:20|
|
||
# Route | 30| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:20|
|
||
# Clean | 31| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:20|
|
||
# Clean | 32| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:21|
|
||
# Route | 33| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:21|
|
||
# Clean | 34| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:21|
|
||
# Clean | 35| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:22|
|
||
# Route | 36| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:23|
|
||
# Clean | 37| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:23|
|
||
# Clean | 38| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:23|
|
||
# Route | 39| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:24|
|
||
# Clean | 40| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:25|
|
||
# Clean | 41| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:25|
|
||
# Route | 42| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:25|
|
||
# Clean | 43| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:25|
|
||
# Clean | 44| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:25|
|
||
# Route | 45| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:26|
|
||
# Clean | 46| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:27|
|
||
# Clean | 47| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:27|
|
||
# Route | 48| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:27|
|
||
# Clean | 49| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:28|
|
||
# Clean | 50| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:28|
|
||
# Route | 51| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:28|
|
||
# Clean | 52| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:29|
|
||
# Clean | 53| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:29|
|
||
# Route | 54| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:30|
|
||
# Clean | 55| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:31|
|
||
# Clean | 56| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:31|
|
||
# Route | 57| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:32|
|
||
# Clean | 58| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:33|
|
||
# Clean | 59| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:33|
|
||
# Conflicts between polygon wires and fixed objects: 0
|
||
# Stub Violations: 0
|
||
# Net Order Violations: 0
|
||
# Diffpair Uncoupled Length Violations: 0
|
||
# Diffpair Phase Tolerance Violations: 0
|
||
# Total layerset violations: 0
|
||
# Total layerset violations (exclude Fanout/Stagger/XNet Short side): 0
|
||
# Overall Routing Time: 0:00:33
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Smart Route: Executing 50 route passes.
|
||
# Current time = Mon Mar 09 12:48:55 2015
|
||
#
|
||
# VIA TOP BOTTOM
|
||
#
|
||
# TOP ------ VIA
|
||
# BOTTOM VIA ------
|
||
#
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Start Route Pass 1 of 50
|
||
# Routing 0 wires.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 0 Successes 0 Failures 0 Vias 325
|
||
# Cpu Time = 0:00:00 Elapsed Time = 0:00:00
|
||
# End Pass 1 of 50
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Smart Route: Smart_route progressing normally after 22 passes.
|
||
# Cpu Time = 0:00:01 Elapsed Time = 0:00:02
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# ROUTING HISTORY ================================================================
|
||
# Pass | Conflicts | | | | | |Red| CPU Time |
|
||
# Name |No.| Cross| Clear|Fail|Unrte| Vias|XTalk|Len.| % | Pass | Total |
|
||
#----------+---+------+------+----+-----+-----+-----+----+---+---------+---------|
|
||
# Route | 1| 4| 8| 0| 1580| 330| 0| 0| 0| 0:00:01| 0:00:01|
|
||
# Route | 2| 3| 7| 0| 1580| 330| 0| 0| 16| 0:00:01| 0:00:02|
|
||
# Route | 3| 3| 7| 0| 1580| 330| 0| 0| 0| 0:00:00| 0:00:02|
|
||
# Clean | 4| 3| 7| 0| 1580| 329| 0| 0| | 0:00:00| 0:00:02|
|
||
# Clean | 5| 3| 7| 0| 1580| 328| 0| 0| | 0:00:00| 0:00:02|
|
||
# Route | 6| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:03|
|
||
# Clean | 7| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:04|
|
||
# Clean | 8| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:05|
|
||
# Route | 9| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:06|
|
||
# Clean | 10| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:07|
|
||
# Clean | 11| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:08|
|
||
# Route | 12| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:08|
|
||
# Clean | 13| 3| 7| 0| 1580| 326| 0| 0| | 0:00:00| 0:00:08|
|
||
# Clean | 14| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:09|
|
||
# Route | 15| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:10|
|
||
# Clean | 16| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:11|
|
||
# Clean | 17| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:11|
|
||
# Route | 18| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:11|
|
||
# Clean | 19| 3| 7| 0| 1580| 325| 0| 0| | 0:00:03| 0:00:14|
|
||
# Clean | 20| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:15|
|
||
# Route | 21| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:15|
|
||
# Clean | 22| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:15|
|
||
# Clean | 23| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:16|
|
||
# Route | 24| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:17|
|
||
# Clean | 25| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:18|
|
||
# Clean | 26| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:18|
|
||
# Route | 27| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:18|
|
||
# Clean | 28| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:19|
|
||
# Clean | 29| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:20|
|
||
# Route | 30| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:20|
|
||
# Clean | 31| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:20|
|
||
# Clean | 32| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:21|
|
||
# Route | 33| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:21|
|
||
# Clean | 34| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:21|
|
||
# Clean | 35| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:22|
|
||
# Route | 36| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:23|
|
||
# Clean | 37| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:23|
|
||
# Clean | 38| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:23|
|
||
# Route | 39| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:24|
|
||
# Clean | 40| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:25|
|
||
# Clean | 41| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:25|
|
||
# Route | 42| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:25|
|
||
# Clean | 43| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:25|
|
||
# Clean | 44| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:25|
|
||
# Route | 45| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:26|
|
||
# Clean | 46| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:27|
|
||
# Clean | 47| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:27|
|
||
# Route | 48| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:27|
|
||
# Clean | 49| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:28|
|
||
# Clean | 50| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:28|
|
||
# Route | 51| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:28|
|
||
# Clean | 52| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:29|
|
||
# Clean | 53| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:29|
|
||
# Route | 54| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:30|
|
||
# Clean | 55| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:31|
|
||
# Clean | 56| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:31|
|
||
# Route | 57| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:32|
|
||
# Clean | 58| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:33|
|
||
# Clean | 59| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:33|
|
||
# Route | 60| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:33|
|
||
# Conflicts between polygon wires and fixed objects: 0
|
||
# Stub Violations: 0
|
||
# Net Order Violations: 0
|
||
# Diffpair Uncoupled Length Violations: 0
|
||
# Diffpair Phase Tolerance Violations: 0
|
||
# Total layerset violations: 0
|
||
# Total layerset violations (exclude Fanout/Stagger/XNet Short side): 0
|
||
# Overall Routing Time: 0:00:33
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Smart Route: Executing 2 clean passes.
|
||
# Current time = Mon Mar 09 12:48:57 2015
|
||
#
|
||
# VIA TOP BOTTOM
|
||
#
|
||
# TOP ------ VIA
|
||
# BOTTOM VIA ------
|
||
#
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Start Clean Pass 1 of 2
|
||
# Routing 78 wires.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 67 Successes 67 Failures 0 Vias 325
|
||
# Cpu Time = 0:00:01 Elapsed Time = 0:00:01
|
||
# End Pass 1 of 2
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Start Clean Pass 2 of 2
|
||
# Routing 78 wires.
|
||
# 0 bend points have been removed.
|
||
# 0 bend points have been removed.
|
||
# 0 bend points have been removed.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 67 Successes 67 Failures 0 Vias 325
|
||
# Cpu Time = 0:00:01 Elapsed Time = 0:00:01
|
||
# End Pass 2 of 2
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Cpu Time = 0:00:02 Elapsed Time = 0:00:03
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# ROUTING HISTORY ================================================================
|
||
# Pass | Conflicts | | | | | |Red| CPU Time |
|
||
# Name |No.| Cross| Clear|Fail|Unrte| Vias|XTalk|Len.| % | Pass | Total |
|
||
#----------+---+------+------+----+-----+-----+-----+----+---+---------+---------|
|
||
# Route | 1| 4| 8| 0| 1580| 330| 0| 0| 0| 0:00:01| 0:00:01|
|
||
# Route | 2| 3| 7| 0| 1580| 330| 0| 0| 16| 0:00:01| 0:00:02|
|
||
# Route | 3| 3| 7| 0| 1580| 330| 0| 0| 0| 0:00:00| 0:00:02|
|
||
# Clean | 4| 3| 7| 0| 1580| 329| 0| 0| | 0:00:00| 0:00:02|
|
||
# Clean | 5| 3| 7| 0| 1580| 328| 0| 0| | 0:00:00| 0:00:02|
|
||
# Route | 6| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:03|
|
||
# Clean | 7| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:04|
|
||
# Clean | 8| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:05|
|
||
# Route | 9| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:06|
|
||
# Clean | 10| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:07|
|
||
# Clean | 11| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:08|
|
||
# Route | 12| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:08|
|
||
# Clean | 13| 3| 7| 0| 1580| 326| 0| 0| | 0:00:00| 0:00:08|
|
||
# Clean | 14| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:09|
|
||
# Route | 15| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:10|
|
||
# Clean | 16| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:11|
|
||
# Clean | 17| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:11|
|
||
# Route | 18| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:11|
|
||
# Clean | 19| 3| 7| 0| 1580| 325| 0| 0| | 0:00:03| 0:00:14|
|
||
# Clean | 20| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:15|
|
||
# Route | 21| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:15|
|
||
# Clean | 22| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:15|
|
||
# Clean | 23| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:16|
|
||
# Route | 24| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:17|
|
||
# Clean | 25| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:18|
|
||
# Clean | 26| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:18|
|
||
# Route | 27| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:18|
|
||
# Clean | 28| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:19|
|
||
# Clean | 29| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:20|
|
||
# Route | 30| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:20|
|
||
# Clean | 31| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:20|
|
||
# Clean | 32| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:21|
|
||
# Route | 33| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:21|
|
||
# Clean | 34| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:21|
|
||
# Clean | 35| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:22|
|
||
# Route | 36| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:23|
|
||
# Clean | 37| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:23|
|
||
# Clean | 38| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:23|
|
||
# Route | 39| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:24|
|
||
# Clean | 40| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:25|
|
||
# Clean | 41| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:25|
|
||
# Route | 42| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:25|
|
||
# Clean | 43| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:25|
|
||
# Clean | 44| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:25|
|
||
# Route | 45| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:26|
|
||
# Clean | 46| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:27|
|
||
# Clean | 47| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:27|
|
||
# Route | 48| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:27|
|
||
# Clean | 49| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:28|
|
||
# Clean | 50| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:28|
|
||
# Route | 51| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:28|
|
||
# Clean | 52| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:29|
|
||
# Clean | 53| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:29|
|
||
# Route | 54| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:30|
|
||
# Clean | 55| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:31|
|
||
# Clean | 56| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:31|
|
||
# Route | 57| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:32|
|
||
# Clean | 58| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:33|
|
||
# Clean | 59| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:33|
|
||
# Route | 60| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:33|
|
||
# Clean | 61| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:34|
|
||
# Clean | 62| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:35|
|
||
# Conflicts between polygon wires and fixed objects: 0
|
||
# Stub Violations: 0
|
||
# Net Order Violations: 0
|
||
# Diffpair Uncoupled Length Violations: 0
|
||
# Diffpair Phase Tolerance Violations: 0
|
||
# Total layerset violations: 0
|
||
# Total layerset violations (exclude Fanout/Stagger/XNet Short side): 0
|
||
# Overall Routing Time: 0:00:35
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Smart Route: Executing 50 route passes.
|
||
# Current time = Mon Mar 09 12:49:01 2015
|
||
#
|
||
# VIA TOP BOTTOM
|
||
#
|
||
# TOP ------ VIA
|
||
# BOTTOM VIA ------
|
||
#
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Start Route Pass 1 of 50
|
||
# Routing 0 wires.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 0 Successes 0 Failures 0 Vias 325
|
||
# Cpu Time = 0:00:00 Elapsed Time = 0:00:01
|
||
# End Pass 1 of 50
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Smart Route: Smart_route progressing normally after 23 passes.
|
||
# Cpu Time = 0:00:02 Elapsed Time = 0:00:01
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# ROUTING HISTORY ================================================================
|
||
# Pass | Conflicts | | | | | |Red| CPU Time |
|
||
# Name |No.| Cross| Clear|Fail|Unrte| Vias|XTalk|Len.| % | Pass | Total |
|
||
#----------+---+------+------+----+-----+-----+-----+----+---+---------+---------|
|
||
# Route | 1| 4| 8| 0| 1580| 330| 0| 0| 0| 0:00:01| 0:00:01|
|
||
# Route | 2| 3| 7| 0| 1580| 330| 0| 0| 16| 0:00:01| 0:00:02|
|
||
# Route | 3| 3| 7| 0| 1580| 330| 0| 0| 0| 0:00:00| 0:00:02|
|
||
# Clean | 4| 3| 7| 0| 1580| 329| 0| 0| | 0:00:00| 0:00:02|
|
||
# Clean | 5| 3| 7| 0| 1580| 328| 0| 0| | 0:00:00| 0:00:02|
|
||
# Route | 6| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:03|
|
||
# Clean | 7| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:04|
|
||
# Clean | 8| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:05|
|
||
# Route | 9| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:06|
|
||
# Clean | 10| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:07|
|
||
# Clean | 11| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:08|
|
||
# Route | 12| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:08|
|
||
# Clean | 13| 3| 7| 0| 1580| 326| 0| 0| | 0:00:00| 0:00:08|
|
||
# Clean | 14| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:09|
|
||
# Route | 15| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:10|
|
||
# Clean | 16| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:11|
|
||
# Clean | 17| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:11|
|
||
# Route | 18| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:11|
|
||
# Clean | 19| 3| 7| 0| 1580| 325| 0| 0| | 0:00:03| 0:00:14|
|
||
# Clean | 20| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:15|
|
||
# Route | 21| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:15|
|
||
# Clean | 22| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:15|
|
||
# Clean | 23| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:16|
|
||
# Route | 24| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:17|
|
||
# Clean | 25| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:18|
|
||
# Clean | 26| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:18|
|
||
# Route | 27| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:18|
|
||
# Clean | 28| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:19|
|
||
# Clean | 29| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:20|
|
||
# Route | 30| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:20|
|
||
# Clean | 31| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:20|
|
||
# Clean | 32| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:21|
|
||
# Route | 33| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:21|
|
||
# Clean | 34| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:21|
|
||
# Clean | 35| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:22|
|
||
# Route | 36| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:23|
|
||
# Clean | 37| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:23|
|
||
# Clean | 38| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:23|
|
||
# Route | 39| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:24|
|
||
# Clean | 40| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:25|
|
||
# Clean | 41| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:25|
|
||
# Route | 42| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:25|
|
||
# Clean | 43| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:25|
|
||
# Clean | 44| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:25|
|
||
# Route | 45| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:26|
|
||
# Clean | 46| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:27|
|
||
# Clean | 47| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:27|
|
||
# Route | 48| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:27|
|
||
# Clean | 49| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:28|
|
||
# Clean | 50| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:28|
|
||
# Route | 51| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:28|
|
||
# Clean | 52| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:29|
|
||
# Clean | 53| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:29|
|
||
# Route | 54| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:30|
|
||
# Clean | 55| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:31|
|
||
# Clean | 56| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:31|
|
||
# Route | 57| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:32|
|
||
# Clean | 58| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:33|
|
||
# Clean | 59| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:33|
|
||
# Route | 60| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:33|
|
||
# Clean | 61| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:34|
|
||
# Clean | 62| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:35|
|
||
# Route | 63| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:35|
|
||
# Conflicts between polygon wires and fixed objects: 0
|
||
# Stub Violations: 0
|
||
# Net Order Violations: 0
|
||
# Diffpair Uncoupled Length Violations: 0
|
||
# Diffpair Phase Tolerance Violations: 0
|
||
# Total layerset violations: 0
|
||
# Total layerset violations (exclude Fanout/Stagger/XNet Short side): 0
|
||
# Overall Routing Time: 0:00:35
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Smart Route: Executing 2 clean passes.
|
||
# Current time = Mon Mar 09 12:49:03 2015
|
||
#
|
||
# VIA TOP BOTTOM
|
||
#
|
||
# TOP ------ VIA
|
||
# BOTTOM VIA ------
|
||
#
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Start Clean Pass 1 of 2
|
||
# Routing 78 wires.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 67 Successes 67 Failures 0 Vias 325
|
||
# Cpu Time = 0:00:00 Elapsed Time = 0:00:00
|
||
# End Pass 1 of 2
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Start Clean Pass 2 of 2
|
||
# Routing 78 wires.
|
||
# 0 bend points have been removed.
|
||
# 0 bend points have been removed.
|
||
# 0 bend points have been removed.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 67 Successes 67 Failures 0 Vias 325
|
||
# Cpu Time = 0:00:01 Elapsed Time = 0:00:00
|
||
# End Pass 2 of 2
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Cpu Time = 0:00:02 Elapsed Time = 0:00:03
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# ROUTING HISTORY ================================================================
|
||
# Pass | Conflicts | | | | | |Red| CPU Time |
|
||
# Name |No.| Cross| Clear|Fail|Unrte| Vias|XTalk|Len.| % | Pass | Total |
|
||
#----------+---+------+------+----+-----+-----+-----+----+---+---------+---------|
|
||
# Route | 1| 4| 8| 0| 1580| 330| 0| 0| 0| 0:00:01| 0:00:01|
|
||
# Route | 2| 3| 7| 0| 1580| 330| 0| 0| 16| 0:00:01| 0:00:02|
|
||
# Route | 3| 3| 7| 0| 1580| 330| 0| 0| 0| 0:00:00| 0:00:02|
|
||
# Clean | 4| 3| 7| 0| 1580| 329| 0| 0| | 0:00:00| 0:00:02|
|
||
# Clean | 5| 3| 7| 0| 1580| 328| 0| 0| | 0:00:00| 0:00:02|
|
||
# Route | 6| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:03|
|
||
# Clean | 7| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:04|
|
||
# Clean | 8| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:05|
|
||
# Route | 9| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:06|
|
||
# Clean | 10| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:07|
|
||
# Clean | 11| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:08|
|
||
# Route | 12| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:08|
|
||
# Clean | 13| 3| 7| 0| 1580| 326| 0| 0| | 0:00:00| 0:00:08|
|
||
# Clean | 14| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:09|
|
||
# Route | 15| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:10|
|
||
# Clean | 16| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:11|
|
||
# Clean | 17| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:11|
|
||
# Route | 18| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:11|
|
||
# Clean | 19| 3| 7| 0| 1580| 325| 0| 0| | 0:00:03| 0:00:14|
|
||
# Clean | 20| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:15|
|
||
# Route | 21| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:15|
|
||
# Clean | 22| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:15|
|
||
# Clean | 23| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:16|
|
||
# Route | 24| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:17|
|
||
# Clean | 25| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:18|
|
||
# Clean | 26| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:18|
|
||
# Route | 27| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:18|
|
||
# Clean | 28| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:19|
|
||
# Clean | 29| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:20|
|
||
# Route | 30| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:20|
|
||
# Clean | 31| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:20|
|
||
# Clean | 32| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:21|
|
||
# Route | 33| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:21|
|
||
# Clean | 34| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:21|
|
||
# Clean | 35| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:22|
|
||
# Route | 36| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:23|
|
||
# Clean | 37| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:23|
|
||
# Clean | 38| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:23|
|
||
# Route | 39| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:24|
|
||
# Clean | 40| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:25|
|
||
# Clean | 41| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:25|
|
||
# Route | 42| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:25|
|
||
# Clean | 43| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:25|
|
||
# Clean | 44| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:25|
|
||
# Route | 45| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:26|
|
||
# Clean | 46| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:27|
|
||
# Clean | 47| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:27|
|
||
# Route | 48| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:27|
|
||
# Clean | 49| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:28|
|
||
# Clean | 50| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:28|
|
||
# Route | 51| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:28|
|
||
# Clean | 52| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:29|
|
||
# Clean | 53| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:29|
|
||
# Route | 54| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:30|
|
||
# Clean | 55| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:31|
|
||
# Clean | 56| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:31|
|
||
# Route | 57| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:32|
|
||
# Clean | 58| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:33|
|
||
# Clean | 59| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:33|
|
||
# Route | 60| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:33|
|
||
# Clean | 61| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:34|
|
||
# Clean | 62| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:35|
|
||
# Route | 63| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:35|
|
||
# Clean | 64| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:35|
|
||
# Clean | 65| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:36|
|
||
# Conflicts between polygon wires and fixed objects: 0
|
||
# Stub Violations: 0
|
||
# Net Order Violations: 0
|
||
# Diffpair Uncoupled Length Violations: 0
|
||
# Diffpair Phase Tolerance Violations: 0
|
||
# Total layerset violations: 0
|
||
# Total layerset violations (exclude Fanout/Stagger/XNet Short side): 0
|
||
# Overall Routing Time: 0:00:36
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Smart Route: Executing 50 route passes.
|
||
# Current time = Mon Mar 09 12:49:06 2015
|
||
#
|
||
# VIA TOP BOTTOM
|
||
#
|
||
# TOP ------ VIA
|
||
# BOTTOM VIA ------
|
||
#
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Start Route Pass 1 of 50
|
||
# Routing 0 wires.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 0 Successes 0 Failures 0 Vias 325
|
||
# Cpu Time = 0:00:01 Elapsed Time = 0:00:01
|
||
# End Pass 1 of 50
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Smart Route: Smart_route progressing normally after 24 passes.
|
||
# Cpu Time = 0:00:02 Elapsed Time = 0:00:02
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# ROUTING HISTORY ================================================================
|
||
# Pass | Conflicts | | | | | |Red| CPU Time |
|
||
# Name |No.| Cross| Clear|Fail|Unrte| Vias|XTalk|Len.| % | Pass | Total |
|
||
#----------+---+------+------+----+-----+-----+-----+----+---+---------+---------|
|
||
# Route | 1| 4| 8| 0| 1580| 330| 0| 0| 0| 0:00:01| 0:00:01|
|
||
# Route | 2| 3| 7| 0| 1580| 330| 0| 0| 16| 0:00:01| 0:00:02|
|
||
# Route | 3| 3| 7| 0| 1580| 330| 0| 0| 0| 0:00:00| 0:00:02|
|
||
# Clean | 4| 3| 7| 0| 1580| 329| 0| 0| | 0:00:00| 0:00:02|
|
||
# Clean | 5| 3| 7| 0| 1580| 328| 0| 0| | 0:00:00| 0:00:02|
|
||
# Route | 6| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:03|
|
||
# Clean | 7| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:04|
|
||
# Clean | 8| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:05|
|
||
# Route | 9| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:06|
|
||
# Clean | 10| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:07|
|
||
# Clean | 11| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:08|
|
||
# Route | 12| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:08|
|
||
# Clean | 13| 3| 7| 0| 1580| 326| 0| 0| | 0:00:00| 0:00:08|
|
||
# Clean | 14| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:09|
|
||
# Route | 15| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:10|
|
||
# Clean | 16| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:11|
|
||
# Clean | 17| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:11|
|
||
# Route | 18| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:11|
|
||
# Clean | 19| 3| 7| 0| 1580| 325| 0| 0| | 0:00:03| 0:00:14|
|
||
# Clean | 20| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:15|
|
||
# Route | 21| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:15|
|
||
# Clean | 22| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:15|
|
||
# Clean | 23| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:16|
|
||
# Route | 24| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:17|
|
||
# Clean | 25| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:18|
|
||
# Clean | 26| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:18|
|
||
# Route | 27| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:18|
|
||
# Clean | 28| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:19|
|
||
# Clean | 29| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:20|
|
||
# Route | 30| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:20|
|
||
# Clean | 31| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:20|
|
||
# Clean | 32| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:21|
|
||
# Route | 33| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:21|
|
||
# Clean | 34| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:21|
|
||
# Clean | 35| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:22|
|
||
# Route | 36| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:23|
|
||
# Clean | 37| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:23|
|
||
# Clean | 38| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:23|
|
||
# Route | 39| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:24|
|
||
# Clean | 40| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:25|
|
||
# Clean | 41| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:25|
|
||
# Route | 42| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:25|
|
||
# Clean | 43| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:25|
|
||
# Clean | 44| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:25|
|
||
# Route | 45| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:26|
|
||
# Clean | 46| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:27|
|
||
# Clean | 47| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:27|
|
||
# Route | 48| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:27|
|
||
# Clean | 49| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:28|
|
||
# Clean | 50| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:28|
|
||
# Route | 51| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:28|
|
||
# Clean | 52| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:29|
|
||
# Clean | 53| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:29|
|
||
# Route | 54| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:30|
|
||
# Clean | 55| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:31|
|
||
# Clean | 56| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:31|
|
||
# Route | 57| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:32|
|
||
# Clean | 58| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:33|
|
||
# Clean | 59| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:33|
|
||
# Route | 60| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:33|
|
||
# Clean | 61| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:34|
|
||
# Clean | 62| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:35|
|
||
# Route | 63| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:35|
|
||
# Clean | 64| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:35|
|
||
# Clean | 65| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:36|
|
||
# Route | 66| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:37|
|
||
# Conflicts between polygon wires and fixed objects: 0
|
||
# Stub Violations: 0
|
||
# Net Order Violations: 0
|
||
# Diffpair Uncoupled Length Violations: 0
|
||
# Diffpair Phase Tolerance Violations: 0
|
||
# Total layerset violations: 0
|
||
# Total layerset violations (exclude Fanout/Stagger/XNet Short side): 0
|
||
# Overall Routing Time: 0:00:37
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Smart Route: Executing 2 clean passes.
|
||
# Current time = Mon Mar 09 12:49:09 2015
|
||
#
|
||
# VIA TOP BOTTOM
|
||
#
|
||
# TOP ------ VIA
|
||
# BOTTOM VIA ------
|
||
#
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Start Clean Pass 1 of 2
|
||
# Routing 78 wires.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 67 Successes 67 Failures 0 Vias 325
|
||
# Cpu Time = 0:00:00 Elapsed Time = 0:00:00
|
||
# End Pass 1 of 2
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Start Clean Pass 2 of 2
|
||
# Routing 78 wires.
|
||
# 0 bend points have been removed.
|
||
# 0 bend points have been removed.
|
||
# 0 bend points have been removed.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 67 Successes 67 Failures 0 Vias 325
|
||
# Cpu Time = 0:00:01 Elapsed Time = 0:00:01
|
||
# End Pass 2 of 2
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Cpu Time = 0:00:02 Elapsed Time = 0:00:02
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# ROUTING HISTORY ================================================================
|
||
# Pass | Conflicts | | | | | |Red| CPU Time |
|
||
# Name |No.| Cross| Clear|Fail|Unrte| Vias|XTalk|Len.| % | Pass | Total |
|
||
#----------+---+------+------+----+-----+-----+-----+----+---+---------+---------|
|
||
# Route | 1| 4| 8| 0| 1580| 330| 0| 0| 0| 0:00:01| 0:00:01|
|
||
# Route | 2| 3| 7| 0| 1580| 330| 0| 0| 16| 0:00:01| 0:00:02|
|
||
# Route | 3| 3| 7| 0| 1580| 330| 0| 0| 0| 0:00:00| 0:00:02|
|
||
# Clean | 4| 3| 7| 0| 1580| 329| 0| 0| | 0:00:00| 0:00:02|
|
||
# Clean | 5| 3| 7| 0| 1580| 328| 0| 0| | 0:00:00| 0:00:02|
|
||
# Route | 6| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:03|
|
||
# Clean | 7| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:04|
|
||
# Clean | 8| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:05|
|
||
# Route | 9| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:06|
|
||
# Clean | 10| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:07|
|
||
# Clean | 11| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:08|
|
||
# Route | 12| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:08|
|
||
# Clean | 13| 3| 7| 0| 1580| 326| 0| 0| | 0:00:00| 0:00:08|
|
||
# Clean | 14| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:09|
|
||
# Route | 15| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:10|
|
||
# Clean | 16| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:11|
|
||
# Clean | 17| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:11|
|
||
# Route | 18| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:11|
|
||
# Clean | 19| 3| 7| 0| 1580| 325| 0| 0| | 0:00:03| 0:00:14|
|
||
# Clean | 20| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:15|
|
||
# Route | 21| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:15|
|
||
# Clean | 22| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:15|
|
||
# Clean | 23| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:16|
|
||
# Route | 24| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:17|
|
||
# Clean | 25| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:18|
|
||
# Clean | 26| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:18|
|
||
# Route | 27| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:18|
|
||
# Clean | 28| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:19|
|
||
# Clean | 29| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:20|
|
||
# Route | 30| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:20|
|
||
# Clean | 31| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:20|
|
||
# Clean | 32| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:21|
|
||
# Route | 33| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:21|
|
||
# Clean | 34| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:21|
|
||
# Clean | 35| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:22|
|
||
# Route | 36| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:23|
|
||
# Clean | 37| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:23|
|
||
# Clean | 38| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:23|
|
||
# Route | 39| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:24|
|
||
# Clean | 40| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:25|
|
||
# Clean | 41| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:25|
|
||
# Route | 42| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:25|
|
||
# Clean | 43| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:25|
|
||
# Clean | 44| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:25|
|
||
# Route | 45| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:26|
|
||
# Clean | 46| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:27|
|
||
# Clean | 47| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:27|
|
||
# Route | 48| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:27|
|
||
# Clean | 49| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:28|
|
||
# Clean | 50| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:28|
|
||
# Route | 51| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:28|
|
||
# Clean | 52| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:29|
|
||
# Clean | 53| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:29|
|
||
# Route | 54| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:30|
|
||
# Clean | 55| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:31|
|
||
# Clean | 56| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:31|
|
||
# Route | 57| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:32|
|
||
# Clean | 58| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:33|
|
||
# Clean | 59| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:33|
|
||
# Route | 60| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:33|
|
||
# Clean | 61| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:34|
|
||
# Clean | 62| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:35|
|
||
# Route | 63| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:35|
|
||
# Clean | 64| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:35|
|
||
# Clean | 65| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:36|
|
||
# Route | 66| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:37|
|
||
# Clean | 67| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:37|
|
||
# Clean | 68| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:38|
|
||
# Conflicts between polygon wires and fixed objects: 0
|
||
# Stub Violations: 0
|
||
# Net Order Violations: 0
|
||
# Diffpair Uncoupled Length Violations: 0
|
||
# Diffpair Phase Tolerance Violations: 0
|
||
# Total layerset violations: 0
|
||
# Total layerset violations (exclude Fanout/Stagger/XNet Short side): 0
|
||
# Overall Routing Time: 0:00:38
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Smart Route: Executing 50 route passes.
|
||
# Current time = Mon Mar 09 12:49:12 2015
|
||
#
|
||
# VIA TOP BOTTOM
|
||
#
|
||
# TOP ------ VIA
|
||
# BOTTOM VIA ------
|
||
#
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Start Route Pass 1 of 50
|
||
# Routing 0 wires.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 0 Successes 0 Failures 0 Vias 325
|
||
# Cpu Time = 0:00:01 Elapsed Time = 0:00:00
|
||
# End Pass 1 of 50
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Smart Route: Smart_route progressing normally after 25 passes.
|
||
# Cpu Time = 0:00:01 Elapsed Time = 0:00:02
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# ROUTING HISTORY ================================================================
|
||
# Pass | Conflicts | | | | | |Red| CPU Time |
|
||
# Name |No.| Cross| Clear|Fail|Unrte| Vias|XTalk|Len.| % | Pass | Total |
|
||
#----------+---+------+------+----+-----+-----+-----+----+---+---------+---------|
|
||
# Route | 1| 4| 8| 0| 1580| 330| 0| 0| 0| 0:00:01| 0:00:01|
|
||
# Route | 2| 3| 7| 0| 1580| 330| 0| 0| 16| 0:00:01| 0:00:02|
|
||
# Route | 3| 3| 7| 0| 1580| 330| 0| 0| 0| 0:00:00| 0:00:02|
|
||
# Clean | 4| 3| 7| 0| 1580| 329| 0| 0| | 0:00:00| 0:00:02|
|
||
# Clean | 5| 3| 7| 0| 1580| 328| 0| 0| | 0:00:00| 0:00:02|
|
||
# Route | 6| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:03|
|
||
# Clean | 7| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:04|
|
||
# Clean | 8| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:05|
|
||
# Route | 9| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:06|
|
||
# Clean | 10| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:07|
|
||
# Clean | 11| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:08|
|
||
# Route | 12| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:08|
|
||
# Clean | 13| 3| 7| 0| 1580| 326| 0| 0| | 0:00:00| 0:00:08|
|
||
# Clean | 14| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:09|
|
||
# Route | 15| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:10|
|
||
# Clean | 16| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:11|
|
||
# Clean | 17| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:11|
|
||
# Route | 18| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:11|
|
||
# Clean | 19| 3| 7| 0| 1580| 325| 0| 0| | 0:00:03| 0:00:14|
|
||
# Clean | 20| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:15|
|
||
# Route | 21| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:15|
|
||
# Clean | 22| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:15|
|
||
# Clean | 23| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:16|
|
||
# Route | 24| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:17|
|
||
# Clean | 25| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:18|
|
||
# Clean | 26| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:18|
|
||
# Route | 27| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:18|
|
||
# Clean | 28| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:19|
|
||
# Clean | 29| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:20|
|
||
# Route | 30| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:20|
|
||
# Clean | 31| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:20|
|
||
# Clean | 32| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:21|
|
||
# Route | 33| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:21|
|
||
# Clean | 34| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:21|
|
||
# Clean | 35| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:22|
|
||
# Route | 36| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:23|
|
||
# Clean | 37| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:23|
|
||
# Clean | 38| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:23|
|
||
# Route | 39| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:24|
|
||
# Clean | 40| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:25|
|
||
# Clean | 41| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:25|
|
||
# Route | 42| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:25|
|
||
# Clean | 43| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:25|
|
||
# Clean | 44| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:25|
|
||
# Route | 45| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:26|
|
||
# Clean | 46| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:27|
|
||
# Clean | 47| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:27|
|
||
# Route | 48| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:27|
|
||
# Clean | 49| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:28|
|
||
# Clean | 50| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:28|
|
||
# Route | 51| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:28|
|
||
# Clean | 52| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:29|
|
||
# Clean | 53| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:29|
|
||
# Route | 54| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:30|
|
||
# Clean | 55| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:31|
|
||
# Clean | 56| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:31|
|
||
# Route | 57| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:32|
|
||
# Clean | 58| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:33|
|
||
# Clean | 59| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:33|
|
||
# Route | 60| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:33|
|
||
# Clean | 61| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:34|
|
||
# Clean | 62| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:35|
|
||
# Route | 63| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:35|
|
||
# Clean | 64| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:35|
|
||
# Clean | 65| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:36|
|
||
# Route | 66| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:37|
|
||
# Clean | 67| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:37|
|
||
# Clean | 68| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:38|
|
||
# Route | 69| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:39|
|
||
# Conflicts between polygon wires and fixed objects: 0
|
||
# Stub Violations: 0
|
||
# Net Order Violations: 0
|
||
# Diffpair Uncoupled Length Violations: 0
|
||
# Diffpair Phase Tolerance Violations: 0
|
||
# Total layerset violations: 0
|
||
# Total layerset violations (exclude Fanout/Stagger/XNet Short side): 0
|
||
# Overall Routing Time: 0:00:39
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Smart Route: Executing 2 clean passes.
|
||
# Current time = Mon Mar 09 12:49:14 2015
|
||
#
|
||
# VIA TOP BOTTOM
|
||
#
|
||
# TOP ------ VIA
|
||
# BOTTOM VIA ------
|
||
#
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Start Clean Pass 1 of 2
|
||
# Routing 78 wires.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 67 Successes 67 Failures 0 Vias 325
|
||
# Cpu Time = 0:00:01 Elapsed Time = 0:00:01
|
||
# End Pass 1 of 2
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Start Clean Pass 2 of 2
|
||
# Routing 78 wires.
|
||
# 0 bend points have been removed.
|
||
# 0 bend points have been removed.
|
||
# 0 bend points have been removed.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 67 Successes 67 Failures 0 Vias 325
|
||
# Cpu Time = 0:00:00 Elapsed Time = 0:00:01
|
||
# End Pass 2 of 2
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# Cpu Time = 0:00:02 Elapsed Time = 0:00:03
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# ROUTING HISTORY ================================================================
|
||
# Pass | Conflicts | | | | | |Red| CPU Time |
|
||
# Name |No.| Cross| Clear|Fail|Unrte| Vias|XTalk|Len.| % | Pass | Total |
|
||
#----------+---+------+------+----+-----+-----+-----+----+---+---------+---------|
|
||
# Route | 1| 4| 8| 0| 1580| 330| 0| 0| 0| 0:00:01| 0:00:01|
|
||
# Route | 2| 3| 7| 0| 1580| 330| 0| 0| 16| 0:00:01| 0:00:02|
|
||
# Route | 3| 3| 7| 0| 1580| 330| 0| 0| 0| 0:00:00| 0:00:02|
|
||
# Clean | 4| 3| 7| 0| 1580| 329| 0| 0| | 0:00:00| 0:00:02|
|
||
# Clean | 5| 3| 7| 0| 1580| 328| 0| 0| | 0:00:00| 0:00:02|
|
||
# Route | 6| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:03|
|
||
# Clean | 7| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:04|
|
||
# Clean | 8| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:05|
|
||
# Route | 9| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:06|
|
||
# Clean | 10| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:07|
|
||
# Clean | 11| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:08|
|
||
# Route | 12| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:08|
|
||
# Clean | 13| 3| 7| 0| 1580| 326| 0| 0| | 0:00:00| 0:00:08|
|
||
# Clean | 14| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:09|
|
||
# Route | 15| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:10|
|
||
# Clean | 16| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:11|
|
||
# Clean | 17| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:11|
|
||
# Route | 18| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:11|
|
||
# Clean | 19| 3| 7| 0| 1580| 325| 0| 0| | 0:00:03| 0:00:14|
|
||
# Clean | 20| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:15|
|
||
# Route | 21| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:15|
|
||
# Clean | 22| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:15|
|
||
# Clean | 23| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:16|
|
||
# Route | 24| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:17|
|
||
# Clean | 25| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:18|
|
||
# Clean | 26| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:18|
|
||
# Route | 27| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:18|
|
||
# Clean | 28| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:19|
|
||
# Clean | 29| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:20|
|
||
# Route | 30| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:20|
|
||
# Clean | 31| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:20|
|
||
# Clean | 32| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:21|
|
||
# Route | 33| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:21|
|
||
# Clean | 34| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:21|
|
||
# Clean | 35| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:22|
|
||
# Route | 36| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:23|
|
||
# Clean | 37| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:23|
|
||
# Clean | 38| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:23|
|
||
# Route | 39| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:24|
|
||
# Clean | 40| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:25|
|
||
# Clean | 41| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:25|
|
||
# Route | 42| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:25|
|
||
# Clean | 43| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:25|
|
||
# Clean | 44| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:25|
|
||
# Route | 45| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:26|
|
||
# Clean | 46| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:27|
|
||
# Clean | 47| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:27|
|
||
# Route | 48| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:27|
|
||
# Clean | 49| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:28|
|
||
# Clean | 50| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:28|
|
||
# Route | 51| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:28|
|
||
# Clean | 52| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:29|
|
||
# Clean | 53| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:29|
|
||
# Route | 54| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:30|
|
||
# Clean | 55| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:31|
|
||
# Clean | 56| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:31|
|
||
# Route | 57| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:32|
|
||
# Clean | 58| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:33|
|
||
# Clean | 59| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:33|
|
||
# Route | 60| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:33|
|
||
# Clean | 61| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:34|
|
||
# Clean | 62| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:35|
|
||
# Route | 63| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:35|
|
||
# Clean | 64| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:35|
|
||
# Clean | 65| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:36|
|
||
# Route | 66| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:37|
|
||
# Clean | 67| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:37|
|
||
# Clean | 68| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:38|
|
||
# Route | 69| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:39|
|
||
# Clean | 70| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:40|
|
||
# Clean | 71| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:40|
|
||
# Conflicts between polygon wires and fixed objects: 0
|
||
# Stub Violations: 0
|
||
# Net Order Violations: 0
|
||
# Diffpair Uncoupled Length Violations: 0
|
||
# Diffpair Phase Tolerance Violations: 0
|
||
# Total layerset violations: 0
|
||
# Total layerset violations (exclude Fanout/Stagger/XNet Short side): 0
|
||
# Overall Routing Time: 0:00:40
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Smart Route: Executing 50 route passes.
|
||
# Current time = Mon Mar 09 12:49:18 2015
|
||
#
|
||
# VIA TOP BOTTOM
|
||
#
|
||
# TOP ------ VIA
|
||
# BOTTOM VIA ------
|
||
#
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# Start Route Pass 1 of 50
|
||
# Routing 0 wires.
|
||
# Total Conflicts: 10 (Cross: 3, Clear: 7, Xtalk: 0, Length: 0, Polygon Clear: 0 )
|
||
# Total Unroutes: 1580
|
||
# Attempts 0 Successes 0 Failures 0 Vias 325
|
||
# Cpu Time = 0:00:00 Elapsed Time = 0:00:00
|
||
# End Pass 1 of 50
|
||
# Wiring Written to File C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\bestsave.w
|
||
# <<ERROR:>> Smart Route: Design is unroutable, not enough resources.
|
||
# Many unroutes will exist if you use the filter command.
|
||
# Check number of layers, grids, design rules and placement.
|
||
# Cpu Time = 0:00:01 Elapsed Time = 0:00:01
|
||
#
|
||
# Design Rules --------------------------------------------
|
||
# Via Grid 0.1000 with offset 0.0000
|
||
# Layer TOP Horz Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# Layer BOTTOM Vert Signal Wire Grid 0.1000 with offset 0.0000, Width= 7.0000, Clearance= 7.0000
|
||
# ROUTING HISTORY ================================================================
|
||
# Pass | Conflicts | | | | | |Red| CPU Time |
|
||
# Name |No.| Cross| Clear|Fail|Unrte| Vias|XTalk|Len.| % | Pass | Total |
|
||
#----------+---+------+------+----+-----+-----+-----+----+---+---------+---------|
|
||
# Route | 1| 4| 8| 0| 1580| 330| 0| 0| 0| 0:00:01| 0:00:01|
|
||
# Route | 2| 3| 7| 0| 1580| 330| 0| 0| 16| 0:00:01| 0:00:02|
|
||
# Route | 3| 3| 7| 0| 1580| 330| 0| 0| 0| 0:00:00| 0:00:02|
|
||
# Clean | 4| 3| 7| 0| 1580| 329| 0| 0| | 0:00:00| 0:00:02|
|
||
# Clean | 5| 3| 7| 0| 1580| 328| 0| 0| | 0:00:00| 0:00:02|
|
||
# Route | 6| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:03|
|
||
# Clean | 7| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:04|
|
||
# Clean | 8| 3| 7| 0| 1580| 328| 0| 0| | 0:00:01| 0:00:05|
|
||
# Route | 9| 3| 7| 0| 1580| 328| 0| 0| 0| 0:00:01| 0:00:06|
|
||
# Clean | 10| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:07|
|
||
# Clean | 11| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:08|
|
||
# Route | 12| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:08|
|
||
# Clean | 13| 3| 7| 0| 1580| 326| 0| 0| | 0:00:00| 0:00:08|
|
||
# Clean | 14| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:09|
|
||
# Route | 15| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:10|
|
||
# Clean | 16| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:11|
|
||
# Clean | 17| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:11|
|
||
# Route | 18| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:11|
|
||
# Clean | 19| 3| 7| 0| 1580| 325| 0| 0| | 0:00:03| 0:00:14|
|
||
# Clean | 20| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:15|
|
||
# Route | 21| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:15|
|
||
# Clean | 22| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:15|
|
||
# Clean | 23| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:16|
|
||
# Route | 24| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:17|
|
||
# Clean | 25| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:18|
|
||
# Clean | 26| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:18|
|
||
# Route | 27| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:18|
|
||
# Clean | 28| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:19|
|
||
# Clean | 29| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:20|
|
||
# Route | 30| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:20|
|
||
# Clean | 31| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:20|
|
||
# Clean | 32| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:21|
|
||
# Route | 33| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:21|
|
||
# Clean | 34| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:21|
|
||
# Clean | 35| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:22|
|
||
# Route | 36| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:23|
|
||
# Clean | 37| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:23|
|
||
# Clean | 38| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:23|
|
||
# Route | 39| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:24|
|
||
# Clean | 40| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:25|
|
||
# Clean | 41| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:25|
|
||
# Route | 42| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:25|
|
||
# Clean | 43| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:25|
|
||
# Clean | 44| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:25|
|
||
# Route | 45| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:26|
|
||
# Clean | 46| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:27|
|
||
# Clean | 47| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:27|
|
||
# Route | 48| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:27|
|
||
# Clean | 49| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:28|
|
||
# Clean | 50| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:28|
|
||
# Route | 51| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:28|
|
||
# Clean | 52| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:29|
|
||
# Clean | 53| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:29|
|
||
# Route | 54| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:30|
|
||
# Clean | 55| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:31|
|
||
# Clean | 56| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:31|
|
||
# Route | 57| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:32|
|
||
# Clean | 58| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:33|
|
||
# Clean | 59| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:33|
|
||
# Route | 60| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:33|
|
||
# Clean | 61| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:34|
|
||
# Clean | 62| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:35|
|
||
# Route | 63| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:35|
|
||
# Clean | 64| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:35|
|
||
# Clean | 65| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:36|
|
||
# Route | 66| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:37|
|
||
# Clean | 67| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:37|
|
||
# Clean | 68| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:38|
|
||
# Route | 69| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:01| 0:00:39|
|
||
# Clean | 70| 3| 7| 0| 1580| 325| 0| 0| | 0:00:01| 0:00:40|
|
||
# Clean | 71| 3| 7| 0| 1580| 325| 0| 0| | 0:00:00| 0:00:40|
|
||
# Route | 72| 3| 7| 0| 1580| 325| 0| 0| 0| 0:00:00| 0:00:40|
|
||
# Conflicts between polygon wires and fixed objects: 0
|
||
# Stub Violations: 0
|
||
# Net Order Violations: 0
|
||
# Diffpair Uncoupled Length Violations: 0
|
||
# Diffpair Phase Tolerance Violations: 0
|
||
# Total layerset violations: 0
|
||
# Total layerset violations (exclude Fanout/Stagger/XNet Short side): 0
|
||
# Overall Routing Time: 0:00:40
|
||
#
|
||
# Wiring Statistics ----------------- C:/Users/QGPWindowsVB/Documents/ANUSTART/worklib/tubii/physical\BSTPLC.dsn
|
||
# Nets 677 Connections 2013 Unroutes 1580
|
||
# Signal Layers 2 Power Layers 5
|
||
# Wire Junctions 171, at vias 94 Total Vias 325
|
||
# Percent Connected 21.11
|
||
# Manhattan Length 5683600.7000 Horizontal 1775803.6400 Vertical 3907797.0600
|
||
# Routed Length 247764.5037 Horizontal 146443.2000 Vertical 119708.7000
|
||
# Ratio Actual / Manhattan 0.0436
|
||
# Unconnected Length 5475778.4000 Horizontal 1656741.6000 Vertical 3819036.8000
|
||
# <<ERROR:>> Smart Route: Smart_route command aborting due to failures.
|
||
write routes (changed_only) (reset_changed) C:/Users/QGPWIN~1/AppData/Local/Temp/#Taaaaaq02200.tmp
|
||
# Routing Written to File C:/Users/QGPWIN~1/AppData/Local/Temp/#Taaaaaq02200.tmp
|
||
quit
|